Patents by Inventor Tze Ho Simon Chan
Tze Ho Simon Chan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11942415Abstract: A device may include a substrate, and an interlevel dielectric arranged over the substrate. The interlevel dielectric may include a first interlevel dielectric layer in an interconnect level i, the first interlevel dielectric layer having a first interconnect and a second interconnect therein. A nitride block insulator may be arranged over the first interlevel dielectric layer and over the first interconnect and the second interconnect. An opening may be arranged in the nitride block insulator, the opening extending through the nitride block insulator to expose a surface of the first interconnect in the first interlevel dielectric layer. A contact plug may be arranged in the opening of the nitride block insulator. The contact plug at least lines the opening and prevents out-diffusion of conductive material from the first interconnect. A thin film of a passive component may be arranged over the nitride block insulator and over the contact plug.Type: GrantFiled: August 16, 2022Date of Patent: March 26, 2024Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.Inventors: Handoko Linewih, Chor Shu Cheng, Tze Ho Simon Chan, Yudi Setiawan
-
Publication number: 20220392837Abstract: A device may include a substrate, and an interlevel dielectric arranged over the substrate. The interlevel dielectric may include a first interlevel dielectric layer in an interconnect level i, the first interlevel dielectric layer having a first interconnect and a second interconnect therein. A nitride block insulator may be arranged over the first interlevel dielectric layer and over the first interconnect and the second interconnect. An opening may be arranged in the nitride block insulator, the opening extending through the nitride block insulator to expose a surface of the first interconnect in the first interlevel dielectric layer. A contact plug may be arranged in the opening of the nitride block insulator. The contact plug at least lines the opening and prevents out-diffusion of conductive material from the first interconnect. A thin film of a passive component may be arranged over the nitride block insulator and over the contact plug.Type: ApplicationFiled: August 16, 2022Publication date: December 8, 2022Inventors: Handoko LINEWIH, Chor Shu CHENG, Tze Ho Simon CHAN, Yudi SETIAWAN
-
Patent number: 11119917Abstract: The present disclosure relates to split gate flash MLC based neuromorphic processing and method of making the same. Embodiments include MLC split-gate flash memory formed over a substrate, the MLC split-gate flash memory embedded with artificial neuromorphic processing to dynamically program and erase each cell of the MLC split-gate flash memory; and sense visual imagery by the artificial neuromorphic processing.Type: GrantFiled: July 12, 2018Date of Patent: September 14, 2021Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.Inventors: Danny Pak-Chum Shum, Shyue Seng Tan, Xinshu Cai, Fan Zhang, Soh Yun Siah, Tze Ho Simon Chan
-
Publication number: 20210098363Abstract: A device may include a substrate, and an interlevel dielectric arranged over the substrate. The interlevel dielectric may include a first interlevel dielectric layer in an interconnect level i, the first interlevel dielectric layer having a first interconnect and a second interconnect therein. A nitride block insulator may be arranged over the first interlevel dielectric layer and over the first interconnect and the second interconnect. An opening may be arranged in the nitride block insulator, the opening extending through the nitride block insulator to expose a surface of the first interconnect in the first interlevel dielectric layer. A contact plug may be arranged in the opening of the nitride block insulator. The contact plug at least lines the opening and prevents out-diffusion of conductive material from the first interconnect. A thin film of a passive component may be arranged over the nitride block insulator and over the contact plug.Type: ApplicationFiled: September 30, 2019Publication date: April 1, 2021Inventors: Handoko LINEWIH, Chor Shu CHENG, Tze Ho Simon CHAN, Yudi SETIAWAN
-
Publication number: 20200019500Abstract: The present disclosure relates to split gate flash MLC based neuromorphic processing and method of making the same. Embodiments include MLC split-gate flash memory formed over a substrate, the MLC split-gate flash memory embedded with artificial neuromorphic processing to dynamically program and erase each cell of the MLC split-gate flash memory; and sense visual imagery by the artificial neuromorphic processing.Type: ApplicationFiled: July 12, 2018Publication date: January 16, 2020Inventors: Danny Pak-Chum SHUM, Shyue Seng TAN, Xinshu CAI, Fan ZHANG, Soh Yun SIAH, Tze Ho Simon CHAN
-
Patent number: 10236057Abstract: Semiconductor memory devices and methods for writing data in memory cells are provided. An exemplary method for writing data in a memory cell includes providing the memory cell with a first pull-up transistor, a first power supply line coupled to the first pull-up transistor, a second pull-up transistor, and a second power supply line coupled to the second pull-up transistor. The method further includes applying a primary voltage from the first power supply line to the first pull-up transistor. The method also includes applying a secondary voltage from the second power supply line to the second pull-up transistor, wherein the secondary voltage is higher than the primary voltage. Further, the method includes performing a write operation to save a selected value in the memory cell.Type: GrantFiled: May 25, 2017Date of Patent: March 19, 2019Assignee: Globalfoundries Singapore Pte. Ltd.Inventors: Cheong Sik Yu, Sriram Balasubramanian, Hari Balan, Tze Ho Simon Chan
-
Publication number: 20180342290Abstract: Semiconductor memory devices and methods for writing data in memory cells are provided. An exemplary method for writing data in a memory cell includes providing the memory cell with a first pull-up transistor, a first power supply line coupled to the first pull-up transistor, a second pull-up transistor, and a second power supply line coupled to the second pull-up transistor. The method further includes applying a primary voltage from the first power supply line to the first pull-up transistor. The method also includes applying a secondary voltage from the second power supply line to the second pull-up transistor, wherein the secondary voltage is higher than the primary voltage. Further, the method includes performing a write operation to save a selected value in the memory cell.Type: ApplicationFiled: May 25, 2017Publication date: November 29, 2018Inventors: Cheong Sik Yu, Sriram Balasubramanian, Hari Balan, Tze Ho Simon Chan
-
Patent number: 9589616Abstract: Memory cell, method for operating the memory cell and method for fabricating the memory cell are disclosed. The memory cell includes at least three terminals, a first magnetic tunnel junction (MTJ) structure and a second MTJ structure. The first MTJ is coupled between a first terminal (FT) and a third terminal. A portion of the first MTJ is configured to include a first barrier layer disposed between a first fixed layer and a free layer (FL). A magnetization direction of the FL is used to store data, the magnetization direction being controlled by an electric field. The second MTJ is coupled between the FT and a second terminal, where a portion of the second MTJ is configured to include a second barrier layer disposed between a second fixed layer and the FL, where a tunnel magnetoresistance of the second barrier layer is used to read the data.Type: GrantFiled: October 30, 2015Date of Patent: March 7, 2017Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.Inventors: Hao Meng, Yong Wee Francis Poh, Tze Ho Simon Chan
-
Patent number: 9583167Abstract: Memory cell, method for operating the memory cell and method of forming the memory cell are disclosed. The memory cell includes a first selector having a first select transistor with a first gate coupled to a first wordline and first and second source/drain (S/D) regions, and a second selector having at least a second select transistor with a second gate coupled to a second wordline and first and second S/D regions. The memory cell includes a first magnetic tunnel junction (MTJ) element coupled between a first bit line and the first S/D region of the first select transistor, and a second MTJ element coupled between a second bit line and the first S/D region of the second select transistor.Type: GrantFiled: April 29, 2015Date of Patent: February 28, 2017Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.Inventors: Tze Ho Simon Chan, Yang Hong, Yong Wee Francis Poh
-
Publication number: 20160322090Abstract: Memory cell, method for operating the memory cell and method of forming the memory cell are disclosed. The memory cell includes a first selector having a first select transistor with a first gate coupled to a first wordline and first and second source/drain (S/D) regions, and a second selector having at least a second select transistor with a second gate coupled to a second wordline and first and second S/D regions. The memory cell includes a first magnetic tunnel junction (MTJ) element coupled between a first bit line and the first S/D region of the first select transistor, and a second MTJ element coupled between a second bit line and the first S/D region of the second select transistor.Type: ApplicationFiled: April 29, 2015Publication date: November 3, 2016Inventors: Tze Ho Simon CHAN, Yang HONG, Yong Wee Francis POH
-
Patent number: 9349772Abstract: A method of fabricating an integrated circuit includes depositing a bottom electrode layer, an MTJ layer, and a top electrode layer over a passivation layer and within a trench of the passivation layer and removing portions of the MTJ layer and the top electrode layer to form an MTJ/top electrode stack over the bottom electrode layer and at least partially within portions of the trench having being reopened by said removing. The method further includes forming a further passivation layer over the MTJ/top electrode stack, forming a further ILD layer of the further passivation layer, and reforming a top electrode layer over the ILD layer and over the MTJ/top electrode stack. Still further, the method includes removing portions of the bottom electrode layer, the further passivation layer, the further ILD layer, and the re-formed top electrode layer to form a bottom electrode/MTJ/top electrode stack.Type: GrantFiled: April 25, 2014Date of Patent: May 24, 2016Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.Inventors: Wanbing Yi, Yang Hong, Yi Jiang, Francis Poh, Tze Ho Simon Chan, Juan Boon Tan
-
Publication number: 20160125925Abstract: Memory cell, method for operating the memory cell and method for fabricating the memory cell are disclosed. The memory cell includes at least three terminals, a first magnetic tunnel junction (MTJ) structure and a second MTJ structure. The first MTJ is coupled between a first terminal (FT) and a third terminal. A portion of the first MTJ is configured to include a first barrier layer disposed between a first fixed layer and a free layer (FL). A magnetization direction of the FL is used to store data, the magnetization direction being controlled by an electric field. The second MTJ is coupled between the FT and a second terminal, where a portion of the second MTJ is configured to include a second barrier layer disposed between a second fixed layer and the FL, where a tunnel magnetoresistance of the second barrier layer is used to read the data.Type: ApplicationFiled: October 30, 2015Publication date: May 5, 2016Inventors: Hao MENG, Yong Wee Francis POH, Tze Ho Simon CHAN
-
Patent number: 9218875Abstract: A multi-bit NVM cell includes a storage unit having resistive elements, such as phase change resistive elements. The NVM cell may be configured as a single port or dual port multi-bit cell. The NVM cell includes primary and secondary cell selectors. The primary selector selects the multi-bit cell while the secondary selector selects a bit within the multi-bit cell. A plurality of storage units can be commonly coupled to a primary selector, facilitating high density applications.Type: GrantFiled: March 14, 2013Date of Patent: December 22, 2015Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.Inventors: Yang Hong, Yong Wee Francis Poh, Tze Ho Simon Chan
-
Patent number: 9196356Abstract: A multi-bit NVM cell includes a storage unit having resistive elements, such as phase change resistive elements. The NVM cell may be configured as a single port or dual port multi-bit cell. The NVM cell includes a cell selector. The cell selector selects the multi-bit cell. When appropriate signals are applied to the NVM cell, the cell selector selects an appropriate resistive element of the storage unit. A plurality of storage units can be commonly coupled to the cell selector, facilitating high density applications.Type: GrantFiled: March 14, 2013Date of Patent: November 24, 2015Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.Inventors: Yang Hong, Yong Wee Francis Poh, Tze Ho Simon Chan
-
Publication number: 20150311251Abstract: A method of fabricating an integrated circuit includes depositing a bottom electrode layer, an MTJ layer, and a top electrode layer over a passivation layer and within a trench of the passivation layer and removing portions of the MTJ layer and the top electrode layer to form an MTJ/top electrode stack over the bottom electrode layer and at least partially within portions of the trench having being reopened by said removing. The method further includes forming a further passivation layer over the MTJ/top electrode stack, forming a further ILD layer of the further passivation layer, and reforming a top electrode layer over the ILD layer and over the MTJ/top electrode stack. Still further, the method includes removing portions of the bottom electrode layer, the further passivation layer, the further ILD layer, and the re-formed top electrode layer to form a bottom electrode/MTJ/top electrode stack.Type: ApplicationFiled: April 25, 2014Publication date: October 29, 2015Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.Inventors: WANBING YI, YANG HONG, YI JIANG, Francis Poh, Tze Ho Simon Chan, Juan Boon Tan
-
Patent number: 9165610Abstract: Disclosed herein are memory cell arrays, semiconductor devices, and methods for fabricating semiconductor devices. In one embodiment, a memory cell array includes first, second, third, and fourth memory cells each having a first transistor and a second transistor. First and second word-lines are coupled with the gates of the first transistors of the first and second memory cells. The second and a third word-line are coupled with the gates of the second transistors of the third and fourth memory cells.Type: GrantFiled: June 30, 2014Date of Patent: October 20, 2015Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.Inventors: Francis Poh, Shifeng Zhao, Yang Hong, Tze Ho Simon Chan
-
Patent number: 9082964Abstract: An embodiment, relates to a phase changeable memory cell. The phase changeable memory cell is formed with an ultra small contact area formed by filament conductive path. This contact area between a heating electrode and phase changeable material layer is determined by the forming of filament path, which is conductive and much smaller in cross-sectional area than the minimum area that can be achieved by lithography. This leads to high heating efficiency and ultra-low programming current. As the disclosed structure has no requirement on endurance for the formed filament and use phase changeable material rather than filament-forming material to provide high on/off resistance ratio, drawbacks of filament-forming material on low endurance and low sensing margin are avoided in the proposed cell structure.Type: GrantFiled: December 27, 2013Date of Patent: July 14, 2015Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.Inventors: Yang Hong, Yong Wee Francis Poh, Tze Ho Simon Chan
-
Patent number: 9076962Abstract: A phase changeable memory cell is disclosed. In an embodiment of the invention, a phase changeable memory cell is formed with an ultra-small contact area to reduce the programming current. This contact area between heater electrode and phase changeable material is limited by the thickness of thin films rather than lithographic critical dimension in one dimension. As a result, the contact area is much less than the square of lithographic critical dimension for almost every technology node, which is helps in reducing current. To further reduce the current and improve the heating efficiency, heater electrode is horizontally put with its length being tunable so as to minimize the heat loss flowing through the heater to the terminal that connects to the front end switch device. In addition, above and below the heater layer, low-thermal-conductivity material (LTCM) is used to minimize heat dissipation. This results in reduced power consumption of the phase changeable memory cell with improved reliability.Type: GrantFiled: January 23, 2014Date of Patent: July 7, 2015Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.Inventors: Yang Hong, Yong Wee Francis Poh, Tze Ho Simon Chan
-
Publication number: 20140264244Abstract: A phase changeable memory cell is disclosed. In an embodiment of the invention, a phase changeable memory cell is formed with an ultra-small contact area to reduce the programming current. This contact area between heater electrode and phase changeable material is limited by the thickness of thin films rather than lithographic critical dimension in one dimension. As a result, the contact area is much less than the square of lithographic critical dimension for almost every technology node, which is helps in reducing current. To further reduce the current and improve the heating efficiency, heater electrode is horizontally put with its length being tunable so as to minimize the heat loss flowing through the heater to the terminal that connects to the front end switch device. In addition, above and below the heater layer, low-thermal-conductivity material (LTCM) is used to minimize heat dissipation. This results in reduced power consumption of the phase changeable memory cell with improved reliability.Type: ApplicationFiled: January 23, 2014Publication date: September 18, 2014Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.Inventors: Yang HONG, Yong Wee, Francis POH, Tze Ho, Simon CHAN
-
Publication number: 20140268989Abstract: A multi-bit NVM cell includes a storage unit having resistive elements, such as phase change resistive elements. The NVM cell may be configured as a single port or dual port multi-bit cell. The NVM cell includes primary and secondary cell selectors. The primary selector selects the multi-bit cell while the secondary selector selects a bit within the multi-bit cell. A plurality of storage units can be commonly coupled to a primary selector, facilitating high density applications.Type: ApplicationFiled: March 14, 2013Publication date: September 18, 2014Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.Inventors: Yang HONG, Yong Wee, Francis POH, Tze Ho, Simon CHAN