Patents by Inventor Tzung-Bin Huang

Tzung-Bin Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9461156
    Abstract: This invention provides a memory structure and an operation method thereof. The memory structure includes a triode for alternating current (TRIAC) and a memory cell. The memory cell is electrically connected to the TRIAC.
    Type: Grant
    Filed: June 27, 2014
    Date of Patent: October 4, 2016
    Assignee: Powerchip Technology Corporation
    Inventors: Chen-Hao Huang, Chan-Ching Lin, Hann-Ping Hwang, Chun-Cheng Chen, Tzung-Bin Huang
  • Publication number: 20150303199
    Abstract: This invention provides a memory structure and an operation method thereof. The memory structure includes a triode for alternating current (TRIAC) and a memory cell. The memory cell is electrically connected to the TRIAC.
    Type: Application
    Filed: June 27, 2014
    Publication date: October 22, 2015
    Inventors: Chen-Hao Huang, Chan-Ching Lin, Hann-Ping Hwang, Chun-Cheng Chen, Tzung-Bin Huang
  • Patent number: 8999809
    Abstract: A method of fabricating a resistive random access memory (RRAM) device is disclosed. A plurality of word lines extending along a first direction are formed on a substrate with a recess between the word lines. A spacer-type resistance layer and a top electrode layer are formed on a sidewall of each of the word lines. A photoresist stripe pattern extending along a second direction is then formed on the substrate. The first direction is perpendicular to the second direction. An etching process is performed to remove the top electrode layer and the spacer-type resistance layer not covered by the photoresist stripe pattern to form a plurality of top electrodes. A diode is formed on each of the top electrodes.
    Type: Grant
    Filed: November 14, 2014
    Date of Patent: April 7, 2015
    Assignee: Powerchip Technology Corporation
    Inventors: Chan-Ching Lin, Chen-Hao Huang, Tzung-Bin Huang, Chun-Cheng Chen, Ching-Hua Chen
  • Publication number: 20150072500
    Abstract: A method of fabricating a resistive random access memory (RRAM) device is disclosed. A plurality of word lines extending along a first direction are formed on a substrate with a recess between the word lines. A spacer-type resistance layer and a top electrode layer are formed on a sidewall of each of the word lines. A photoresist stripe pattern extending along a second direction is then formed on the substrate. The first direction is perpendicular to the second direction. An etching process is performed to remove the top electrode layer and the spacer-type resistance layer not covered by the photoresist stripe pattern to form a plurality of top electrodes. A diode is formed on each of the top electrodes.
    Type: Application
    Filed: November 14, 2014
    Publication date: March 12, 2015
    Inventors: Chan-Ching Lin, Chen-Hao Huang, Tzung-Bin Huang, Chun-Cheng Chen, Ching-Hua Chen
  • Patent number: 8921819
    Abstract: A resistive random access memory (RRAM) unit includes at least one bit line extending along a first direction, at least one word line disposed on a substrate and extending along a second direction so as to intersect the bit line, a hard mask layer on the word line to isolate the word line from the bit line, a first memory cell on a sidewall of the word line, and a second memory cell on the other sidewall of the word line.
    Type: Grant
    Filed: November 13, 2012
    Date of Patent: December 30, 2014
    Assignee: Powerchip Technology Corporation
    Inventors: Chan-Ching Lin, Chen-Hao Huang, Tzung-Bin Huang, Chun-Cheng Chen, Ching-Hua Chen
  • Publication number: 20140091273
    Abstract: A resistive random access memory (RRAM) unit includes at least one bit line extending along a first direction, at least one word line disposed on a substrate and extending along a second direction so as to intersect the bit line, a hard mask layer on the word line to isolate the word line from the bit line, a first memory cell on a sidewall of the word line, and a second memory cell on the other sidewall of the word line.
    Type: Application
    Filed: November 13, 2012
    Publication date: April 3, 2014
    Applicant: POWERCHIP TECHNOLOGY CORPORATION
    Inventors: Chan-Ching Lin, Chen-Hao Huang, Tzung-Bin Huang, Chun-Cheng Chen, Ching-Hua Chen