Patents by Inventor Unisantis Electronics Singapore Pte. Ltd.

Unisantis Electronics Singapore Pte. Ltd. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140131810
    Abstract: To realize a small SRAM cell area in a loadless 4T-SRAM constituted using vertical-type transistor SGTs. In a static memory cell constituted using four MOS transistors, the MOS transistors are SGTs formed on a SOI substrate in which the drains, gates, and sources are arranged in the vertical direction. The gates of access transistors are shared, as a word line, among a plurality of cells adjacent to one another in the horizontal direction. One contact for the word line is formed for each group of cells, thereby realizing a CMOS-type loadless 4T-SRAM with a very small memory cell area.
    Type: Application
    Filed: February 8, 2013
    Publication date: May 15, 2014
    Applicant: UNISANTIS ELECTRONICS SINGAPORE PTE. LTD
    Inventor: Unisantis Electronics Singapore PTE. Ltd
  • Publication number: 20130214334
    Abstract: There is provided a solid-state imaging device in which a plurality of pixels is two-dimensionally arranged in a pixel region. Each of the pixels is formed in an island-shaped semiconductor. In this island-shaped semiconductor, a signal line N+ region and a P region are formed from the bottom. On an upper side surface of this P region, an N region and a P+ region are formed from an inner side of the island-shaped semiconductor. Above the P region, a P+ region is formed. By setting the P+ region and the P+ region to have a low-level voltage and setting the signal line N+ region to have a high-level voltage that is higher than the low-level voltage, signal charges accumulated in the N region are discharged to the signal line N+ region via the P region.
    Type: Application
    Filed: February 18, 2013
    Publication date: August 22, 2013
    Applicant: UNISANTIS ELECTRONICS SINGAPORE PTE. LTD.
    Inventor: UNISANTIS ELECTRONICS SINGAPORE PTE. Ltd.
  • Publication number: 20130153989
    Abstract: A CMOS SGT manufacturing method includes a step of forming first and second fin-shaped silicon layers on a substrate, forming a first insulating film around the first and second fin-shaped silicon layers, and forming first and second pillar-shaped silicon layers; a step of forming n-type diffusion layers; a step of forming p-type diffusion layers; a step of forming a gate insulating film and first and second polysilicon gate electrodes; a step of forming a silicide in upper portions of the diffusion layers in upper portions of the first and second fin-shaped silicon layers; and a step of depositing an interlayer insulating film, exposing the first and second polysilicon gate electrodes, etching the first and second polysilicon gate electrodes, and then depositing a metal to form first and second metal gate electrodes.
    Type: Application
    Filed: December 4, 2012
    Publication date: June 20, 2013
    Applicant: UNISANTIS ELECTRONICS SINGAPORE PTE. LTD.
    Inventor: Unisantis Electronics Singapore Pte. Ltd.
  • Publication number: 20130146964
    Abstract: A method for producing a semiconductor device includes the steps of forming a planar silicon layer, first and second pillar-shaped silicon layers on a silicon substrate; forming a gate insulating film, depositing a metal film and a polysilicon around the gate insulating film, conducting planarization, conducting etching to expose upper portions of the first and second pillar-shaped silicon layers, forming first and second insulating film sidewalls, and forming first and second gate electrodes and a gate line; forming n-type diffusion layers in upper and lower portions of the first pillar-shaped silicon layer, and forming p-type diffusion layers in upper and lower portions of the second pillar-shaped silicon layer; forming a third insulating film sidewall on side walls of the first and second insulating film sidewalls, the first and second gate electrodes, and the gate line; and forming a silicide.
    Type: Application
    Filed: November 30, 2012
    Publication date: June 13, 2013
    Applicant: UNISANTIS ELECTRONICS SINGAPORE PTE. LTD.
    Inventor: UNISANTIS ELECTRONICS SINGAPORE PTE. LTD.
  • Publication number: 20130140627
    Abstract: A SGT production method includes a step of forming first and second fin-shaped silicon layers, forming a first insulating film, and forming first and second pillar-shaped silicon layers; a step of forming diffusion layers by implanting an impurity into upper portions of the first and second pillar-shaped silicon layers, upper portions of the first and second fin-shaped silicon layers, and lower portions of the first and second pillar-shaped silicon layers; a step of forming a gate insulating film and first and second polysilicon gate electrodes; a step of forming a silicide in upper portions of the diffusion layers formed in the upper portions of the first and second fin-shaped silicon layers; and a step of depositing an interlayer insulating film, exposing and etching the first and second polysilicon gate electrodes, then depositing a metal, and forming first and second metal gate electrodes.
    Type: Application
    Filed: November 16, 2012
    Publication date: June 6, 2013
    Applicant: UNISANTIS ELECTRONICS SINGAPORE PTE. LTD.
    Inventor: Unisantis Electronics Singapore Pte. Ltd.
  • Publication number: 20130113037
    Abstract: A manufacturing method includes forming a fin-shaped silicon layer on a silicon substrate, forming a first insulating film around the fin-shaped silicon layer, and forming a pillar-shaped silicon layer on the fin-shaped silicon layer; forming diffusion layers in an upper portion of the pillar-shaped silicon layer, an upper portion of the fin-shaped silicon layer, and a lower portion of the pillar-shaped silicon layer; forming a gate insulating film, a polysilicon gate electrode, and a polysilicon gate wiring; forming a silicide in an upper portion of the diffusion layer in the upper portion of the fin-shaped silicon layer; depositing an interlayer insulating film, exposing the polysilicon gate electrode and the polysilicon gate wiring, etching the polysilicon gate electrode and the polysilicon gate wiring, and then depositing a metal to form a metal gate electrode and a metal gate wiring; and forming a contact.
    Type: Application
    Filed: November 1, 2012
    Publication date: May 9, 2013
    Applicant: UNISANTIS ELECTRONICS SINGAPORE PTE. LTD.
    Inventor: Unisantis Electronics Singapore Pte. Ltd.