Patents by Inventor Valli Arunachalam

Valli Arunachalam has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9142633
    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, a method for fabricating an integrated circuit includes providing a semiconductor substrate and forming fins over the semiconductor substrate. Each fin is formed with sidewalls. The method further includes conformally depositing a metal film stack on the sidewalls of each fin. In the method, the metal film stack is annealed to form a metal silicide film over the sidewalls of each fin.
    Type: Grant
    Filed: December 13, 2012
    Date of Patent: September 22, 2015
    Assignee: GLOBALFOUNDRIES, INC.
    Inventors: Paul R. Besser, Mark V. Raymond, Valli Arunachalam, Hoon Kim
  • Patent number: 8778789
    Abstract: Methods for fabricating integrated circuits having low resistance metal gate structures are provided. One method includes forming a metal gate stack in a FET trench formed in a FET region. The metal gate stack is etched to form a recessed metal gate stack and a recess. The recess is defined by sidewalls in the FET region and is disposed above the recessed metal gate stack. A liner is formed overlying the sidewalls and the recessed metal gate stack and defines an inner cavity in the recess. A copper layer is formed overlying the liner and at least partially fills the inner cavity. The copper layer is etched to expose an upper portion of the liner while leaving a copper portion disposed in a bottom portion of the inner cavity. Copper is electrolessly deposited on the copper portion to fill a remaining portion of the inner cavity.
    Type: Grant
    Filed: November 30, 2012
    Date of Patent: July 15, 2014
    Assignee: GLOBALFOUNDRIES, Inc.
    Inventors: Paul R. Besser, Sean X. Lin, Valli Arunachalam
  • Publication number: 20140167264
    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, a method for fabricating an integrated circuit includes providing a semiconductor substrate and forming fins over the semiconductor substrate. Each fin is formed with sidewalls. The method further includes conformally depositing a metal film stack on the sidewalls of each fin. In the method, the metal film stack is annealed to form a metal silicide film over the sidewalls of each fin.
    Type: Application
    Filed: December 13, 2012
    Publication date: June 19, 2014
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Paul R. Besser, Mark V. Raymond, Valli Arunachalam, Hoon Kim
  • Publication number: 20140154877
    Abstract: Methods for fabricating integrated circuits having low resistance metal gate structures are provided. One method includes forming a metal gate stack in a FET trench formed in a FET region. The metal gate stack is etched to form a recessed metal gate stack and a recess. The recess is defined by sidewalls in the FET region and is disposed above the recessed metal gate stack. A liner is formed overlying the sidewalls and the recessed metal gate stack and defines an inner cavity in the recess. A copper layer is formed overlying the liner and at least partially fills the inner cavity. The copper layer is etched to expose an upper portion of the liner while leaving a copper portion disposed in a bottom portion of the inner cavity. Copper is electrolessly deposited on the copper portion to fill a remaining portion of the inner cavity.
    Type: Application
    Filed: November 30, 2012
    Publication date: June 5, 2014
    Inventors: Paul R. Besser, Sean X. Lin, Valli Arunachalam
  • Patent number: 8691689
    Abstract: Methods for fabricating integrated circuits having low resistance device contacts are provided. One method includes depositing an ILD layer of insulating material overlying a device region that includes a metal silicide region. The ILD layer is etched to form a sidewall that defines a contact opening formed through the ILD layer exposing the metal silicide region. A liner is formed overlying the sidewall and the metal silicide region and defines an inner cavity in the contact opening. A copper layer is formed overlying the liner and at least partially filling the inner cavity. The copper layer is etched to expose an upper portion of the liner while leaving a copper portion disposed in a bottom portion of the inner cavity. Copper is electrolessly deposited on the copper portion to fill a remaining portion of the inner cavity.
    Type: Grant
    Filed: November 30, 2012
    Date of Patent: April 8, 2014
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Paul R. Besser, Sean X. Lin, Valli Arunachalam
  • Patent number: 8211794
    Abstract: In accordance with the invention, there are diffusion barriers, integrated circuits, and semiconductor devices and methods of fabricating them. The method of fabricating a diffusion barrier can include providing a dielectric layer, forming a first silicon enriched layer over the dielectric layer by exposing the dielectric layer to a silicon-containing ambient, and forming a barrier layer over the first silicon enriched layer.
    Type: Grant
    Filed: May 25, 2007
    Date of Patent: July 3, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Valli Arunachalam, Satyavolu Srinivas Papa Rao, Sanjeev Aggarwal, Stephan Grunow
  • Publication number: 20110204518
    Abstract: Miniaturized semiconductor devices are formed with improved liner/barrier layer properties and, hence, improved contact resistance. Embodiments include semiconductor devices comprising contacts and vias with annealed liner/barrier layers having decreased carbon content and increased density. An embodiment includes depositing a metal containing layer, such as at least one member selected from the group consisting of titanium (Ti), tantalum (Ta), titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), cobalt (Co), and ruthenium (Ru) to line an opening formed in a dielectric layer, and annealing the deposited metal containing layer, as in a non-oxidizing atmosphere, to increase its density, decrease defects, and alter its material composition, for example, reduce its carbon content. As a result, a metal, e.g., W or Cu, plug filing the contact/via exhibits a reduced surface roughness and defectivity, and thereby improved contact resistance and reliability.
    Type: Application
    Filed: February 23, 2010
    Publication date: August 25, 2011
    Applicant: GLOBALFOUNDRIES Inc.
    Inventor: Valli Arunachalam
  • Publication number: 20090127594
    Abstract: MOS transistors and methods for fabricating MOS transistors are provided. One exemplary method comprises providing a silicon substrate having an impurity-doped region disposed at a surface of the silicon substrate. A first layer is sputter-deposited onto the impurity-doped region using a first sputtering target comprising nickel and a first concentration of platinum. A second layer is sputter-deposited onto the first layer using a second sputtering target comprising nickel and a second concentration of platinum, wherein the second concentration of platinum is less than the first.
    Type: Application
    Filed: November 19, 2007
    Publication date: May 21, 2009
    Applicant: ADVANCED MICRO DEVICES, INC.
    Inventors: Valli ARUNACHALAM, Paul R. BESSER
  • Publication number: 20080290515
    Abstract: In accordance with the invention, there are diffusion barriers, integrated circuits, and semiconductor devices and methods of fabricating them. The method of fabricating a diffusion barrier can include providing a dielectric layer, forming a first silicon enriched layer over the dielectric layer by exposing the dielectric layer to a silicon-containing ambient, and forming a barrier layer over the first silicon enriched layer.
    Type: Application
    Filed: May 25, 2007
    Publication date: November 27, 2008
    Inventors: Valli Arunachalam, Satyavolu Srinivas Papa Rao, Sanjeev Aggarwal, Stephen Grunow
  • Publication number: 20040087163
    Abstract: A magnetic clad bit line structure (274) for a magnetic memory element and its method of formation are disclosed. The magnetic clad bit line structure (274) extends within a trench (258) and includes a conductive material (250), magnetic cladding sidewalls (262) and a magnetic cladding capping layer (272). The magnetic cladding sidewalls (262) are formed by sputtering a material within the trench (258) and selectively resputtering the material deposited at the bottom of the trench (258) onto the adjacent sidewalls of the trench (258).
    Type: Application
    Filed: October 30, 2002
    Publication date: May 6, 2004
    Inventors: Robert Steimle, Valli Arunachalam, Mark V. Raymond, Peter L. G. Ventzek, Carole Barron
  • Patent number: 6500315
    Abstract: A method and an apparatus for forming a layer on a substrate are disclosed. In accordance with one embodiment, a substrate (901) is placed into a chamber (30) that includes a coil (16) and a shield (14) wherein the coil and the shield are electrically isolated by an isolation/support member (32) having a first surface (321) that is substantially contiguous with a surface of the coil and having a second surface (322) that is substantially contiguous with a surface of the shield. A layer (1002, 1102) is then deposited onto the substrate (901).
    Type: Grant
    Filed: August 3, 2000
    Date of Patent: December 31, 2002
    Assignee: Motorola, Inc.
    Inventors: Valli Arunachalam, Peter L. G. Ventzek, Dean J. Denning, John C. Arnold
  • Patent number: 6139696
    Abstract: A method and an apparatus for forming a layer on a substrate are disclosed. In accordance with one embodiment, a substrate (901) is placed into a chamber (30) that includes a coil (16) and a shield (14) wherein the coil and the shield are electrically isolated by an isolation/support member (32) having a first surface (321) that is substantially contiguous with a surface of the coil and having a second surface (322) that is substantially contiguous with a surface of the shield. A layer (1002, 1102) is then deposited onto the substrate (901).
    Type: Grant
    Filed: October 25, 1999
    Date of Patent: October 31, 2000
    Assignee: Motorola, Inc.
    Inventors: Valli Arunachalam, Peter L. G. Ventzek, Dean J. Denning, John C. Arnold