Patents by Inventor Venkata Biswanath Devarasetty

Venkata Biswanath Devarasetty has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11940914
    Abstract: Aspects of the present disclosure relate to systems and methods for improving performance of a partial cache collapse by a processing device. Certain embodiments provide a method for performing a partial cache collapse procedure, the method including: counting a number of cache lines that satisfy an eviction criteria based on a deterministic cache eviction policy in each cache way of a group of cache ways; selecting at least one cache way from the group for collapse, based on its corresponding number of cache lines that satisfy the eviction criteria; and performing the partial cache collapse procedure based on the at least one cache way selected from the group for collapse.
    Type: Grant
    Filed: May 27, 2022
    Date of Patent: March 26, 2024
    Assignee: QUALCOMM Incorporated
    Inventors: Hithesh Hassan Lepaksha, Sharath Kumar Nagilla, Darshan Kumar Nandanwar, Nirav Narendra Desai, Venkata Biswanath Devarasetty
  • Publication number: 20240061490
    Abstract: Systems, methods and computer-readable mediums may be used in portable computing devices (PCDs) for dynamically allocating system resources in a way that prevents or lessens degradation of power and performance KPIs while also avoiding temperature increases in the PCD that can create unpleasant user experiences. A smart resource allocation framework (SRAF) is triggered when a call is received or placed. Once triggered, the SRAF framework monitors a preselected set of state conditions to determine whether or not to place the wireless modem in a modem power-performance (Mod. Pow.-Perf) mode. If it determines that modem is to be placed in the Mod. Pow.-Perf. mode, a Mod. Pow.-Perf. process is performed dynamically allocates system resources and preferably also triggers a thermal framework that performs power reduction in one or more non-modem processing cores.
    Type: Application
    Filed: August 19, 2022
    Publication date: February 22, 2024
    Inventors: Karthik RANGARAJU, Sumit GEMINI, Nikhil Kumar KANSAL, Nirav Narendra DESAI, Venkata Biswanath DEVARASETTY, Lakshmi Narayana PANUKU, Venkatesh RAVIPATI
  • Publication number: 20230401156
    Abstract: Aspects of the present disclosure relate to systems and methods for improving performance of a partial cache collapse by a processing device. Certain embodiments provide a method for performing a partial cache collapse procedure, the method including: counting, in each cache way of a group of cache ways, a number of dirty cache lines having dirty bits indicating the cache line has been modified; selecting, from the group, at least one cache way for collapse, based on its corresponding number of dirty cache lines; and performing the partial cache collapse procedure based on the at least one cache way selected from the group for collapse.
    Type: Application
    Filed: June 10, 2022
    Publication date: December 14, 2023
    Inventors: Hithesh Hassan LEPAKSHA, Sharath Kumar NAGILLA, Darshan Kumar NANDANWAR, Nirav Narendra DESAI, Venkata Biswanath DEVARASETTY
  • Publication number: 20230401152
    Abstract: Aspects of the present disclosure relate to systems and methods for improving performance of a partial cache collapse by a processing device. Certain embodiments provide a method for performing a partial cache collapse procedure, the method including: counting a number of cache lines that satisfy an eviction criteria based on a deterministic cache eviction policy in each cache way of a group of cache ways; selecting at least one cache way from the group for collapse, based on its corresponding number of cache lines that satisfy the eviction criteria; and performing the partial cache collapse procedure based on the at least one cache way selected from the group for collapse.
    Type: Application
    Filed: May 27, 2022
    Publication date: December 14, 2023
    Inventors: Hithesh Hassan LEPAKSHA, Sharath Kumar NAGILLA, Darshan Kumar NANDANWAR, Nirav Narendra DESAI, Venkata Biswanath DEVARASETTY
  • Patent number: 11836086
    Abstract: Aspects of the present disclosure relate to systems and methods for improving performance of a partial cache collapse by a processing device. Certain embodiments provide a method for performing a partial cache collapse procedure, the method including: counting, in each cache way of a group of cache ways, a number of dirty cache lines having dirty bits indicating the cache line has been modified; selecting, from the group, at least one cache way for collapse, based on its corresponding number of dirty cache lines; and performing the partial cache collapse procedure based on the at least one cache way selected from the group for collapse.
    Type: Grant
    Filed: June 10, 2022
    Date of Patent: December 5, 2023
    Assignee: QUALCOMM Incorporated
    Inventors: Hithesh Hassan Lepaksha, Sharath Kumar Nagilla, Darshan Kumar Nandanwar, Nirav Narendra Desai, Venkata Biswanath Devarasetty
  • Publication number: 20220035437
    Abstract: An apparatus sets an operating voltage of a shared power rail in a multi-core electronic device. The apparatus includes a system-on-chip (SoC) having multiple cores with each core in the SoC configured to report an operating status. The apparatus includes an operating state aggregator configured to receive the operating status reported from each core in the SoC and to select the selected operating voltage based on the operating status from each core. A voltage regulator is in communication with the operating state aggregator and a power management integrated circuit (PMIC). The selected operating voltage is then programmed into the (PMIC) to control the shared power rail.
    Type: Application
    Filed: July 30, 2020
    Publication date: February 3, 2022
    Inventors: Venkatesh RAVIPATI, Venkata Biswanath DEVARASETTY, Nirav Narendra DESAI, Lakshmi Narayana PANUKU, Kumar Kanti GHOSH, Sharath Kumar NAGILLA, Sravan Kumar Ambapuram, Shrikanth Shenoy
  • Patent number: 11221667
    Abstract: An apparatus sets an operating voltage of a shared power rail in a multi-core electronic device. The apparatus includes a system-on-chip (SoC) having multiple cores with each core in the SoC configured to report an operating status. The apparatus includes an operating state aggregator configured to receive the operating status reported from each core in the SoC and to select the selected operating voltage based on the operating status from each core. A voltage regulator is in communication with the operating state aggregator and a power management integrated circuit (PMIC). The selected operating voltage is then programmed into the (PMIC) to control the shared power rail.
    Type: Grant
    Filed: July 30, 2020
    Date of Patent: January 11, 2022
    Assignee: QUALCOMM Incorporated
    Inventors: Venkatesh Ravipati, Venkata Biswanath Devarasetty, Nirav Narendra Desai, Lakshmi Narayana Panuku, Kumar Kanti Ghosh, Sharath Kumar Nagilla, Sravan Kumar Ambapuram, Shrikanth Shenoy