Patents by Inventor Venkata V. Dhanikonda

Venkata V. Dhanikonda has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11245915
    Abstract: Disclosed approaches for converting between block coded format and raster format include buffers for first type component blocks and second type component blocks of a frame. The buffers are sized less than the width of the frame. A demultiplexer circuit is configured to input the first type component blocks and the second type component blocks in coded block order, and enable storage of the first type component blocks in the first buffer and of the second type component blocks in the second buffer in the coded block order. A multiplexer circuit is configured to flush data from the first buffer in raster scan order in response to a completed set of the first type component blocks in the first buffer, and flush data from the second buffer in raster scan order in response to a completed set of the second type component blocks in the second buffer.
    Type: Grant
    Filed: September 18, 2020
    Date of Patent: February 8, 2022
    Assignee: XILINX, INC.
    Inventors: Mujib Haider, Venkata V. Dhanikonda
  • Patent number: 10990826
    Abstract: Detecting objects in video may include receiving object detections for a plurality of selected frames of a video from a still image detector, wherein the plurality of selected frames are non-adjacent frames of the video, propagating the object detections from the plurality of selected frames to sequential frames of the video adjacent to the plurality of selected frames based on a distance metric and vector flow data for the sequential frames, suppressing false positive object detections from the propagating, and outputting resulting object detections for the sequential frames of the video.
    Type: Grant
    Filed: March 20, 2019
    Date of Patent: April 27, 2021
    Assignee: Xilinx, Inc.
    Inventors: Mujib Haider, Venkata V. Dhanikonda, Ashish Sirasao
  • Patent number: 9774866
    Abstract: A video processing system can include a buffer, a packetizer block that is coupled to the buffer, and a buffer controller that is coupled to the buffer and the packetizer block. The buffer is capable of receiving and storing a video signal as video data. The packetizer block is capable of packetizing video data read from the buffer and sending packetized data to a node external to the video processing system. The buffer controller is capable of controlling an amount of video data included within each packet generated by the packetizer block.
    Type: Grant
    Filed: March 5, 2015
    Date of Patent: September 26, 2017
    Assignee: XILINX, INC.
    Inventors: Venkata V. Dhanikonda, Arun Ananthapadmanaban
  • Patent number: 8989277
    Abstract: An embodiment of a video processing system can include an alignment detector block configured to determine whether a video signal is misaligned and, responsive to determining that the video signal is misaligned, generate notifications indicating misalignment of the video signal. The video processing system also can include an unlock detector block coupled to the alignment detector block that is configured to determine an amount of time that the video signal is misaligned according to the notifications from the alignment detector block. The unlock detector block can be configured to ignore misalignment of the video signal until the video signal is misaligned for an amount of time exceeding a threshold amount of time. Another embodiment of the video processing system can include a buffer, a packetizer block that is coupled to the buffer, and a buffer controller that is coupled to the buffer and the packetizer block.
    Type: Grant
    Filed: November 3, 2011
    Date of Patent: March 24, 2015
    Assignee: Xilinx, Inc.
    Inventors: Venkata V. Dhanikonda, Arun Ananthapadmanaban