Patents by Inventor Venkatachajam C. Jaiprakash

Venkatachajam C. Jaiprakash has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6897107
    Abstract: A structure and method which enables the deposit of a thin nitride liner just before Trench Top Oxide TTO (High Density Plasma) HDP deposition during the formation of a vertical MOSFET DRAM cell device. This liner is subsequently removed after TTO sidewall etch. One function of this liner is to protect the collar oxide from being etched during the TTO oxide sidewall etch and generally provides lateral etch protection which is not realized in the current processing scheme. The process sequence does not rely on previously deposited films for collar protection, and decouples TTO sidewall etch protection from previous processing steps to provide additional process flexibility, such as allowing a thinner strap Cut Mask nitride and greater nitride etching during node nitride removal and buried strap nitrided interface removal.
    Type: Grant
    Filed: November 24, 2003
    Date of Patent: May 24, 2005
    Assignees: International Business Machines Corporation, Infineon Technologies North America Corporation
    Inventors: Rama Divakaruni, Thomas W. Dyer, Rajeev Malik, Jack A. Mandelman, Venkatachajam C. Jaiprakash