Patents by Inventor Venkatesh Kadlimatti

Venkatesh Kadlimatti has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250004492
    Abstract: Methods, apparatus, systems, and articles of manufacture are disclosed corresponding to a voltage regulator. An example circuit includes an output terminal; a first transistor including a current terminal and a control terminal coupled to an output terminal; a second transistor including a control terminal and a current terminal coupled to the control terminal of the first transistor; a third transistor including a first current terminal and a second current terminal, the first current terminal of the third transistor coupled to the output terminal; current mirror circuitry including a terminal coupled to the second current terminal of the third transistor; and inverter circuitry including an input terminal and an output terminal, the input terminal coupled to the terminal of the current mirror and the second current terminal of the third transistor, the output terminal coupled to the control terminal of the second transistor.
    Type: Application
    Filed: June 30, 2023
    Publication date: January 2, 2025
    Inventors: Harikrishna Parthasarathy, Khyati Bansal, Venkatesh Kadlimatti, Kunal Karanjkar
  • Patent number: 12181902
    Abstract: In an example, a device includes a controller and a direct current (DC)-to-DC converter coupled to the controller and configured to provide a load current to a load. The device also includes a low-dropout (LDO) regulator coupled to the DC-to-DC converter. The controller includes digital logic, and the digital logic is configured to determine the load current. The digital logic is configured to turn on the LDO regulator if the load current is above a predetermined threshold. The digital logic is also configured to turn off the LDO regulator if the load current is below the predetermined threshold.
    Type: Grant
    Filed: February 28, 2022
    Date of Patent: December 31, 2024
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Rinu Mathew, Vineet Khurana, Anand Kumar G, Aniruddha Periyapatna Nagendra, Venkatesh Kadlimatti, Torjus Lyng Kallerud
  • Publication number: 20240361794
    Abstract: In described examples, a voltage glitch detector includes a current source, a latch, and first, second, third, fourth, and fifth transistors. A source of the third transistor is coupled to a source of the second transistor, and a gate and drain of the third transistor is coupled to gates of the first and second transistors and a first terminal of the current source. A drain of the fourth transistor is coupled to a drain of the first transistor and an input of the latch. A source of the fifth transistor is coupled to a source of the fourth transistor and the second terminal of the current source. A gate and drain of the fifth transistor is coupled to a gate of the fourth transistor and a drain of the second transistor.
    Type: Application
    Filed: April 28, 2023
    Publication date: October 31, 2024
    Inventors: Venkatesh Kadlimatti, Aritra Chowdhury, Harikrishna P
  • Publication number: 20230168700
    Abstract: In an example, a device includes a controller and a direct current (DC)-to-DC converter coupled to the controller and configured to provide a load current to a load. The device also includes a low-dropout (LDO) regulator coupled to the DC-to-DC converter. The controller includes digital logic, and the digital logic is configured to determine the load current. The digital logic is configured to turn on the LDO regulator if the load current is above a predetermined threshold. The digital logic is also configured to turn off the LDO regulator if the load current is below the predetermined threshold.
    Type: Application
    Filed: February 28, 2022
    Publication date: June 1, 2023
    Inventors: Rinu MATHEW, Vineet KHURANA, Anand Kumar G, Aniruddha PERIYAPATNA NAGENDRA, Venkatesh KADLIMATTI, Torjus Lyng KALLERUD
  • Publication number: 20230152828
    Abstract: In described examples, a low dropout voltage regulator includes an input voltage terminal, a resistive element, first and second transistors, an output terminal, a differential amplifier, and first and second saturation prevention circuits. The resistive element is coupled between the input voltage terminal and a gate of the first transistor. The output terminal is coupled to the drain of the first transistor and the source of the second transistor. A first input of the differential amplifier receives a reference voltage, and a second input is coupled to the output terminal. The first saturation prevention circuit provides a first clamp current to the differential amplifier output if the gate-source voltage of the first transistor is less than a first threshold voltage. The second saturation prevention circuit provides a second clamp current to the differential amplifier output if the gate-source voltage of the second transistor is greater than a second threshold voltage.
    Type: Application
    Filed: December 27, 2022
    Publication date: May 18, 2023
    Inventors: Rinu Mathew, Harikrishna P, Venkatesh Kadlimatti