Patents by Inventor Vinayak Bhargav SRINATH

Vinayak Bhargav SRINATH has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230289507
    Abstract: During a testing of a circuit design, an adaptive clock model and a voltage noise model are utilized within the computer implemented method of the testing environment in order to determine the dynamic effects of voltage variation and adaptive clock on the timing of the circuit design. The computer implemented method uses a hybrid stage that incorporates both a graph-based approach and a path-based approach may also be incorporated into the testing environment in order to maximize a performance of the testing of the circuit design.
    Type: Application
    Filed: March 11, 2022
    Publication date: September 14, 2023
    Inventors: Chunhui Li, Sreedhar Pratty, Tezaswi Raja, Wen Yueh, Vinayak Bhargav Srinath
  • Patent number: 10990732
    Abstract: Introduced herein is an improved technique of recovering system frequency margin via distributed CPMs. The introduced technique creates and distributes multiple sets of always sensitized critical path replicas across a chip and monitors them for timing failure. The introduced technique takes feedback from these critical path replicas and dynamically boosts the clock frequency of the chip to remove the margin. The introduced technique provides more accurate and more comprehensive coverage of a chip performance.
    Type: Grant
    Filed: January 30, 2020
    Date of Patent: April 27, 2021
    Assignee: Nvidia Corporation
    Inventors: Tezaswi Raja, Siddharth Saxena, Ben Faulkner, Sachin Idgunji, Vinayak Bhargav Srinath, Wen Yueh, Chad Plummer, Kartik Joshi
  • Patent number: 10929591
    Abstract: Various embodiments of the disclosure disclosed herein provide techniques for pre-silicon testing of a design for an integrated circuit. A pre-silicon testing system identifies one or more critical paths included in the integrated circuit. The pre-silicon testing system performs a based noise simulation to generate one or more voltage waveforms at each gate associated with the one or more critical paths. The pre-silicon testing system applies the one or more voltage waveforms to one or more netlists corresponding to the one or more critical paths to generate one or more modified netlists. The pre-silicon testing system performs a timing analysis on the one or more modified netlists to determine a set of slack times that correspond to a set of voltages applied to the integrated circuit. The pre-silicon testing system determines a first critical path that has a lowest slack time relative to all other critical paths.
    Type: Grant
    Filed: July 18, 2019
    Date of Patent: February 23, 2021
    Assignee: NVIDIA Corporation
    Inventors: Tezaswi Raja, Prashant Singh, Vinayak Bhargav Srinath, Wen Yueh
  • Publication number: 20210019377
    Abstract: Various embodiments of the disclosure disclosed herein provide techniques for pre-silicon testing of a design for an integrated circuit. A pre-silicon testing system identifies one or more critical paths included in the integrated circuit. The pre-silicon testing system performs a based noise simulation to generate one or more voltage waveforms at each gate associated with the one or more critical paths. The pre-silicon testing system applies the one or more voltage waveforms to one or more netlists corresponding to the one or more critical paths to generate one or more modified netlists. The pre-silicon testing system performs a timing analysis on the one or more modified netlists to determine a set of slack times that correspond to a set of voltages applied to the integrated circuit. The pre-silicon testing system determines a first critical path that has a lowest slack time relative to all other critical paths.
    Type: Application
    Filed: July 18, 2019
    Publication date: January 21, 2021
    Inventors: Tezaswi RAJA, Prashant SINGH, Vinayak Bhargav SRINATH, Wen YUEH