Patents by Inventor Vincent F. Sollitto, Jr.

Vincent F. Sollitto, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4992979
    Abstract: A memory system for the transfer of a block of data, wherein the transfer of data can begin at a starting address anywhere within the block. The block is stored on two memory chips, each having multiple parallel outputs. The two chips are addressed by a common high order address bus and different low order address bus. The low order addresses are generated such that an ordered sequence of bits, beginning at the starting address, is transferred in parallel to the register from both chips, regardless of the starting address.
    Type: Grant
    Filed: August 12, 1988
    Date of Patent: February 12, 1991
    Assignee: International Business Machines Corporation
    Inventors: Frederick J. Aichelman, Jr., Vincent F. Sollitto, Jr.
  • Patent number: 4796222
    Abstract: A memory system for the transfer of a block of data, wherein the transfer of data can begin at a starting address anywhere within the block. The block is stored on two memory chips, each having multiple parallel outputs. The two chips are addressed by a common high order address bus and different low order address bus. The low order addresses are generated such that an ordered sequence of bits, beginning at the starting address, is transferred in parallel to the register from both chips, regardless of the starting address.
    Type: Grant
    Filed: October 28, 1985
    Date of Patent: January 3, 1989
    Assignee: International Business Machines Corporation
    Inventors: Frederick J. Aichelmann, Jr., Vincent F. Sollitto, Jr.
  • Patent number: 4718039
    Abstract: A dual ported buffer memory for a hierarchical memory, cmprising an addressable memory array for multi-bit words and a multi-bit register. Data is transferred a word at a time between the memory array and a multi-bit bus to a higher level in the memory system and between the memory array and the register. Data is transferred a bit at a time between the register and a single serial line. Concurrent operations are possible for transfers between the memory array and the parallel bus and between the register and the serial line.
    Type: Grant
    Filed: June 29, 1984
    Date of Patent: January 5, 1988
    Assignee: International Business Machines
    Inventors: Frederick J. Aichelmann, Jr., William F. Shutler, Vincent F. Sollitto, Jr.
  • Patent number: 4489381
    Abstract: A hierarchical memory system is disclosed comprising at least one dual-ported memory level, each port having access to a separate bidirectional data bus. The port facing the higher memory levels is equipped with a pair of data buffers having a bit width equal to the bit width of a single row of cells in the storage array contained within the dual-ported level. One buffer (output) is loaded in one cycle from the array. The outer buffer (input) is emptied in one cycle into the array. Both buffers interact with the higher memory level independently of the transferring of data through the other of the dual ports. Thus, contention for the use of bus facilities and contention for memory cycles are greatly reduced in the transferring of data between the memory levels.
    Type: Grant
    Filed: August 6, 1982
    Date of Patent: December 18, 1984
    Assignee: International Business Machines Corporation
    Inventors: Russell W. Lavallee, Philip M. Ryan, Vincent F. Sollitto, Jr.
  • Patent number: 4475194
    Abstract: A single error correcting memory is constructed from partially good components on the design assumption that the components are all-good. Those small number of logical lines containing double-bit errors are replaced when detected with good lines selected from a replacement area of the memory. The replacement area is provided by a flexibly dynamically deallocated portion of the main memory so that it can be selected from any section of the original memory by inserting the appropriate page address in the replacement-page register. With such a memory architecture until the first double-bit error is detected (either in testing or actual use) all pages may be used for normal data storage. When such an error is detected some temporarily unused page in the memory is deal-located, that is rendered unavailable for normal storage, and dedicated to providing substitute lines. The same procedure is followed for subsequent faults.
    Type: Grant
    Filed: March 30, 1982
    Date of Patent: October 2, 1984
    Assignee: International Business Machines Corporation
    Inventors: Russell W. LaVallee, Philip M. Ryan, Vincent F. Sollitto, Jr.