Patents by Inventor Vincent G. Gavin

Vincent G. Gavin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20030159101
    Abstract: A cyclic redundancy code generator for data packets without an inter-packet gap comprises a CRC generator which divides each packet by a generator polynomial of degree n wherein n and augmenting logic which divides, by the generator polynomial, the product of the intermediate remainder and the term of order n in the generator polynomial, whereby each packet is padded without zeros
    Type: Application
    Filed: August 21, 2001
    Publication date: August 21, 2003
    Inventors: Kevin J. Hyland, Vincent G. Gavin
  • Publication number: 20030101331
    Abstract: A view-based design technique for an ASIC includes selecting a particular multiple level hierarchy and for each level in the hierarchy creating a hardware description language file which declares the relevant signals and module instantiations.
    Type: Application
    Filed: December 6, 2001
    Publication date: May 29, 2003
    Inventors: Sean T. Boylan, Vincent G. Gavin, Kevin Jennings, Mike Lardner, Tadhg Creedon, Brendan G. Boesen
  • Publication number: 20030018738
    Abstract: A program tool automatically generating interconnect logic for a system-on-a-chip is based on a library of operational cores and on a architecture which requires all data exchange between cores to proceed via shared memory, which may be ‘off-chip’. The architecture includes a data aggregation technique for access to memory with successive levels of arbitration.
    Type: Application
    Filed: August 2, 2001
    Publication date: January 23, 2003
    Inventors: Sean Boylan, Derek Coburn, Tadhg Creedon, Denise C. De Paor, Vincent G. Gavin, Kevin J. Hyland, Suzanne Hughes, Kevin Jennings, Mike Lardner, Brendan Walsh
  • Patent number: 5615382
    Abstract: A data transfer device for coupling a processor to a system bus. The data transfer device includes data packers and unpackers for converting between data blocks of a first size and data blocks of a second size, e.g. between bytes or words and longwords. The data transfer device also includes an internal buffer memory system for storing the data being transferred. The processor and system bus are selectively coupled, each one at a time, via a direct data path, to the internal buffer memory system permitting both the processor and the system bus to independently read and write data, each at their normal data transfer rate.
    Type: Grant
    Filed: June 6, 1995
    Date of Patent: March 25, 1997
    Assignee: Digital Equipment Corporation
    Inventors: Vincent G. Gavin, Michael J. Seaman, Neal A. Crook, Bipin Mistry
  • Patent number: 5471632
    Abstract: A data transfer device for coupling a processor to a system bus. The data transfer device includes data packers and unpackers for converting between data blocks of a first size and data blocks of a second size, e.g. between bytes or words and longwords. The data transfer device also includes an internal buffer memory system for storing the data being transferred. The processor and system bus are selectively coupled, each one at a time, via a direct data path, to the internal buffer memory system permitting both the processor and the system bus to independently read and write data, each at their normal data transfer rate.
    Type: Grant
    Filed: January 10, 1992
    Date of Patent: November 28, 1995
    Assignee: Digital Equipment Corporation
    Inventors: Vincent G. Gavin, Michael J. Seaman, Neal A. Crook, Bipin Mistry
  • Patent number: 5357619
    Abstract: An apparatus and method for supplying an address and data to an external memory device. The number of pins available for supplying the address is less than the number of address lines required at the external memory device. A register is used to store the high order bits of the address and is pre-loaded with a default page value. An output of the register is coupled to an address input of the external memory. If the high order bits of the address are equal to the default page value, a control device couples the data lines directly to the external memory device and a read or write operation follows. If the two values are different, a paging cycle is performed where the high order address bits are latched through the register to the address input of the external memory and then the data bits are coupled to the external memory device.
    Type: Grant
    Filed: January 10, 1992
    Date of Patent: October 18, 1994
    Assignee: Digital Equipment Corporation
    Inventors: Neal A. Crook, Vincent G. Gavin, Robert J. Galuszka, John M. Lenthall, Bipin Mistry, Clinton Choi, Paul L. Bruce