Patents by Inventor Virginie LOUP

Virginie LOUP has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11756787
    Abstract: A process for the hetero-integration of a semiconductor material of interest on a silicon substrate, includes a step of structuring the substrate which comprises a step of producing a growth mask on the surface of the silicon substrate, the growth mask comprising a plurality of masking patterns, two masking patterns being separated by a trench wherein the silicon substrate is exposed; a step of forming a two-dimensional buffer layer made of a 2D material, the buffer layer being free of side bonds on its free surface and being formed selectively on at least one silicon plane of [111] orientation in at least one trench, the step of forming a buffer layer being performed after the structuring step; a step of forming at least one layer of a semiconductor material of interest on the buffer layer. The semiconductor material of interest is preferably a IV-IV, III-V, II-VI semiconductor material and/or a 2D semiconductor material.
    Type: Grant
    Filed: October 12, 2020
    Date of Patent: September 12, 2023
    Assignees: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES, CENTRE NATIONAL DE LA RECHERCHE SCIENTIFIQUE, UNIVERSITE GRENOBLE ALPES
    Inventors: Mickaël Martin, Thierry Baron, Virginie Loup
  • Publication number: 20230025306
    Abstract: A method for manufacturing a semiconductor-on-insulator substrate by BESOI comprising the following steps: a) provide a structure comprising a first substrate, a first stopping layer made of SiGe having an atomic percentage of Ge lower than or equal to 30%, an intermediate layer, a second stopping layer made of SiGe having a thickness smaller than the thickness of the first stopping layer and an atomic percentage of Ge higher than or equal to 20%, optionally an active area formed by a layer made of silicon or by a stack of active layers made of Si and SiGe, a dielectric layer, a second substrate, b) thin and then etch the first substrate made of silicon, from the first main face up to the second main face, c) successively remove the first stopping layer, the intermediate layer, and optionally the second stopping layer to obtain a SOI or SiGeOI substrate.
    Type: Application
    Filed: July 20, 2022
    Publication date: January 26, 2023
    Inventors: Shay Reboh, Virginie Loup
  • Patent number: 11380543
    Abstract: A substrate is provided with a monocrystalline silicon-germanium layer with a first surface covered by a protective oxide obtained by wet process and having a degradation temperature. The protective oxide is transformed into fluorinated salt which is then eliminated. The substrate is placed in a processing chamber at a lower temperature than the degradation temperature and is subjected to a temperature ramp up to a higher temperature than the degradation temperature. The first surface is annealed in a hydrogen atmosphere devoid of silicon, germanium and precursors of the materials forming the target layer. When the temperature ramp is applied, a silicon precursor is inserted in the processing chamber between a loading temperature and the degradation temperature to deposit a monocrystalline buffer layer. A mono-crystalline target layer is deposited by chemical vapour deposition.
    Type: Grant
    Filed: December 17, 2019
    Date of Patent: July 5, 2022
    Assignees: COMMISSARIAT À L'ÉNERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES, UNIVERSITÉ GRENOBLE ALPES, CENTRE NATIONAL DE LA RECHERCHE SCIENTIFIQUE
    Inventors: Pierre-Edouard Raynal, Pascal Besson, Jean-Michel Hartmann, Virginie Loup, Laurent Vallier
  • Publication number: 20210111022
    Abstract: A process for the hetero-integration of a semiconductor material of interest on a silicon substrate, includes a step of structuring the substrate which comprises a step of producing a growth mask on the surface of the silicon substrate, the growth mask comprising a plurality of masking patterns, two masking patterns being separated by a trench wherein the silicon substrate is exposed; a step of forming a two-dimensional buffer layer made of a 2D material, the buffer layer being free of side bonds on its free surface and being formed selectively on at least one silicon plane of [111] orientation in at least one trench, the step of forming a buffer layer being performed after the structuring step; a step of forming at least one layer of a semiconductor material of interest on the buffer layer. The semiconductor material of interest is preferably a IV-IV, III-V, II-VI semiconductor material and/or a 2D semiconductor material.
    Type: Application
    Filed: October 12, 2020
    Publication date: April 15, 2021
    Inventors: Mickaël MARTIN, Thierry BARON, Virginie LOUP
  • Publication number: 20200194259
    Abstract: A substrate is provided with a monocrystalline silicon-germanium layer with a first surface covered by a protective oxide obtained by wet process and having a degradation temperature. The protective oxide is transformed into fluorinated salt which is then eliminated. The substrate is placed in a processing chamber at a lower temperature than the degradation temperature and is subjected to a temperature ramp up to a higher temperature than the degradation temperature. The first surface is annealed in a hydrogen atmosphere devoid of silicon, germanium and precursors of the materials forming the target layer. When the temperature ramp is applied, a silicon precursor is inserted in the processing chamber between a loading temperature and the degradation temperature to deposit a monocrystalline buffer layer. A mono-crystalline target layer is deposited by chemical vapour deposition.
    Type: Application
    Filed: December 17, 2019
    Publication date: June 18, 2020
    Applicants: COMMISSARIAT À L'ÉNERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES, UNIVERSITÉ GRENOBLE ALPES, CENTRE NATIONAL DE LA RECHERCHE SCIENTIFIQUE
    Inventors: Pierre-Edouard RAYNAL, Pascal BESSON, Jean-Michel HARTMANN, Virginie LOUP, Laurent VALLIER
  • Patent number: 9831095
    Abstract: A method for performing selective etching of a semiconductor material in solution having the following successive steps: a) providing a substrate having a layer of amorphous semiconductor material to be etched and a layer of crystalline semiconductor material; b) oxidizing the surfaces of the layers of amorphous semiconductor material and of crystalline semiconductor material so as to form a first protective layer at the surface of the amorphous semiconductor material and a second protective layer at the surface of the crystalline semiconductor material; c) etching the first protective layer and the layer of amorphous semiconductor material with an alkaline etching solution, the etch rate v1 of the first protective layer being higher than the etch rate v2 of the second protective layer.
    Type: Grant
    Filed: November 25, 2016
    Date of Patent: November 28, 2017
    Assignee: COMMISSARIAT À L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES
    Inventors: Virginie Loup, Pascal Besson
  • Publication number: 20170148638
    Abstract: A method for performing selective etching of a semiconductor material in solution having the following successive steps: a) providing a substrate having a layer of amorphous semiconductor material to be etched and a layer of crystalline semiconductor material; b) oxidizing the surfaces of the layers of amorphous semiconductor material and of crystalline semiconductor material so as to form a first protective layer at the surface of the amorphous semiconductor material and a second protective layer at the surface of the crystalline semiconductor material; c) etching the first protective layer and the layer of amorphous semiconductor material with an alkaline etching solution, the etch rate v1 of the first protective layer being higher than the etch rate v2 of the second protective layer.
    Type: Application
    Filed: November 25, 2016
    Publication date: May 25, 2017
    Applicant: COMMISSARIAT À L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES
    Inventors: Virginie LOUP, Pascal BESSON