Patents by Inventor Vishal Khatri

Vishal Khatri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11979263
    Abstract: A wire-line transceiver is configured to perform a serial loop back test. The wire-line transceiver includes an on-chip transmitter, an on-chip receiver and a fractional feed forward equalizer circuit (fractional FFE circuit) in a serial loop back line path between the on-chip transmitter and the on-chip receiver. The fractional FFE circuit is configured to induce a delay one of less than one symbol time of data, for enhancing an eye opening from the serial loop back line during the serial loop back test, compared to a situation where the fractional FFE circuit is not present or is not used.
    Type: Grant
    Filed: July 25, 2022
    Date of Patent: May 7, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Vishal Khatri, Tamal Das, Umamaheswara Reddy Katta
  • Patent number: 11881866
    Abstract: An electronic device and a method of controlling a slew rate for high-speed data communications are provided. The electronic device, according to an embodiment of the disclosure, includes a serializer configured to receive parallel data from another electronic device along with clock rate information, and convert the parallel data into serial data. The electronic device further includes a delay generator configured to generate a delay in the converted serial data using the clock rate information. The electronic device further includes a multiplexer configured to multiplex the converted serial data of the non-slew mode with the delayed data of the slew mode. The electronic device further includes a plurality of driver legs configured to receive the multiplexed data, and transfer the multiplexed data to the another electronic device. The electronic device further includes at least one of a voltage-controlled oscillator and a current-controlled oscillator configured to generate the clock rate information.
    Type: Grant
    Filed: August 2, 2022
    Date of Patent: January 23, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Umamaheswara Reddy Katta, Tamal Das, Vishal Khatri, Ankur Ghosh
  • Publication number: 20230283283
    Abstract: An electronic device and a method of controlling a slew rate for high-speed data communications are provided. The electronic device, according to an embodiment of the disclosure, includes a serializer configured to receive parallel data from another electronic device along with clock rate information, and convert the parallel data into serial data. The electronic device further includes a delay generator configured to generate a delay in the converted serial data using the clock rate information. The electronic device further includes a multiplexer configured to multiplex the converted serial data of the non-slew mode with the delayed data of the slew mode. The electronic device further includes a plurality of driver legs configured to receive the multiplexed data, and transfer the multiplexed data to the another electronic device. The electronic device further includes at least one of a voltage-controlled oscillator and a current-controlled oscillator configured to generate the clock rate information.
    Type: Application
    Filed: August 2, 2022
    Publication date: September 7, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Umamaheswara Reddy KATTA, Tamal DAS, Vishal KHATRI, Ankur GHOSH
  • Publication number: 20230283503
    Abstract: A wire-line transceiver is configured to perform a serial loop back test. The wire-line transceiver includes an on-chip transmitter, an on-chip receiver and a fractional feed forward equalizer circuit (fractional FFE circuit) in a serial loop back line path between the on-chip transmitter and the on-chip receiver. The fractional FFE circuit is configured to induce a delay one of less than one symbol time of data, for enhancing an eye opening from the serial loop back line during the serial loop back test, compared to a situation where the fractional FFE circuit is not present or is not used.
    Type: Application
    Filed: July 25, 2022
    Publication date: September 7, 2023
    Inventors: Vishal KHATRI, Tamal DAS, Umamaheswara Reddy KATTA
  • Patent number: 11057039
    Abstract: The present disclosure relates to a method for quadrature error correction using a frequency divider circuit. The method comprises delaying input of data to master input terminals and/or slave input terminals of the frequency divider circuit for correcting a quadrature error between the in-phase and quadrature-phase output signals.
    Type: Grant
    Filed: October 26, 2020
    Date of Patent: July 6, 2021
    Assignee: International Business Machines Corporation
    Inventors: Marcel A. Kossel, Vishal Khatri, Pier Andrea Francese, Matthias Braendli
  • Patent number: 10454723
    Abstract: Embodiments relate to a decision feedback equalizer configured for a half-rate operation. The decision feedback equalizer includes a single summer stage and a direct feedback path configured to provide feedback to the single summer stage. The decision feedback equalizer further includes an even sampler configured to sample even data of an output signal of the single summer stage, an odd sampler configured to sample odd data of the output signal of the single summer stage and a plurality of 2:1 multiplexers arranged in the direct feedback path. The plurality of 2:1 multiplexers are configured to feed the even and odd data in an alternating manner back to the single summer stage, thereby adapting the feedback to the half-rate operation of the decision feedback equalizer. A corresponding memory system and design structure are also provided.
    Type: Grant
    Filed: July 12, 2018
    Date of Patent: October 22, 2019
    Assignee: International Business Machines Corporation
    Inventors: Marcel A. Kossel, Vishal Khatri