Patents by Inventor Vishram P. Dalvi

Vishram P. Dalvi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7093064
    Abstract: A status register for a memory device. The status register provides a programming suspend status signal and a protection status signal. The programming suspend status signal indicates whether a programming operation is suspended. If the processor knows that a programming operation to a specific memory location is suspended, then the processor may request that a data modification operation to another memory location be performed while the programming operation is suspended. The protection status signal indicates whether an attempted data modification operation failed due to a protected memory block versus another type of device failure. Protecting or locking a memory block prevents the modification of data stored in a particular memory block.
    Type: Grant
    Filed: August 25, 2004
    Date of Patent: August 15, 2006
    Assignee: Intel Corporation
    Inventors: Vishram P. Dalvi, Rodney R. Rozman
  • Patent number: 6671785
    Abstract: A status register for a memory device. The status register provides a programming suspend status signal and a protection status signal. The programming suspend status signal indicates whether a programming operation is suspended. If the processor knows that a programming operation to a specific memory location is suspended, then the processor may request that a data modification operation to another memory location be performed while the programming operation is suspended. The protection status signal indicates whether an attempted data modification operation failed due to a protected memory block versus another type of device failure. Protecting or locking a memory block prevents the modification of data stored in a particular memory block.
    Type: Grant
    Filed: April 21, 2000
    Date of Patent: December 30, 2003
    Assignee: Intel Corporation
    Inventors: Vishram P. Dalvi, Rodney R. Rozman
  • Publication number: 20020095545
    Abstract: A status register for a memory device. The status register provides a programming suspend status signal and a protection status signal. The programming suspend status signal indicates whether a programming operation is suspended. If the processor knows that a programming operation to a specific memory location is suspended, then the processor may request that a data modification operation to another memory location be performed while the programming operation is suspended. The protection status signal indicates whether an attempted data modification operation failed due to a protected memory block versus another type of device failure. Protecting or locking a memory block prevents the modification of data stored in a particular memory block.
    Type: Application
    Filed: April 21, 2000
    Publication date: July 18, 2002
    Inventors: Vishram P . Dalvi, Rodney R. Rozman
  • Publication number: 20010011318
    Abstract: A status register for a memory device. The status register provides a programming suspend status signal and a protection status signal. The programming suspend status signal indicates whether a programming operation is suspended. If the processor knows that a programming operation to a specific memory location is suspended, then the processor may request that a data modification operation to another memory location be performed while the programming operation is suspended. The protection status signal indicates whether an attempted data modification operation failed due to a protected memory block versus another type of device failure. Protecting or locking a memory block prevents the modification of data stored in a particular memory block.
    Type: Application
    Filed: February 27, 1997
    Publication date: August 2, 2001
    Inventors: VISHRAM P. DALVI, RODNEY R. ROZMAN
  • Patent number: 6167529
    Abstract: A method and apparatus including a first circuit configured to receive multiple instructions including a first instruction having a first execution time, and to generate a first signal having a state dependent on the first execution time; a second circuit configured to receive the first signal and to generate a clock signal including a clock cycle having a period dependent on the state of the first signal; and a third circuit configured to receive the clock signal and execute a portion of the first instruction during the clock cycle, the first execution time corresponding to the portion of the first instruction.
    Type: Grant
    Filed: December 30, 1997
    Date of Patent: December 26, 2000
    Assignee: Intel Corporation
    Inventor: Vishram P. Dalvi
  • Patent number: 5896338
    Abstract: A power supply lockout circuit that prevents corruption of nonvolatile writeable memory data is described. The power supply lockout circuit monitors the power supply signals from several power supplies. The power supply lockout circuit locks out commands writing to the nonvolatile writeable memory when any one of the monitored power supply signals coupled to the nonvolatile writeable memory is below a specified signal level. The power supply lockout circuit includes a detector which provides a lockout signal to the nonvolatile writeable memory when a power supply signal is less than a prespecified voltage. The power supply lockout circuit also includes a sampling circuit which provides other lockout signals to the nonvolatile writeable memory when a different power supply signal is less than a reference voltage.
    Type: Grant
    Filed: April 11, 1997
    Date of Patent: April 20, 1999
    Assignee: Intel Corporation
    Inventors: Marcus E. Landgraf, Robert E. Larsen, Mase J. Taub, Sanjay Talreja, Vishram P. Dalvi, Edward M. Babb, Bharat M. Pathak, Christopher J. Haid
  • Patent number: RE39252
    Abstract: A method and apparatus including a first circuit configured to receive multiple instructions including a first instruction having a first execution time, and to generate a first signal having a state dependent on the first execution time; a second circuit configured to receive the first signal and to generate a clock signal including a clock cycle having a period dependent on the state of the first signal; and a third circuit configured to receive the clock signal and execute a portion of the first instruction during the clock cycle, the first execution time corresponding to the portion of the first instruction.
    Type: Grant
    Filed: December 23, 2002
    Date of Patent: August 29, 2006
    Assignee: Intel Corporation
    Inventor: Vishram P. Dalvi