Patents by Inventor Vishwanath Basavaegowda Shanthakumar

Vishwanath Basavaegowda Shanthakumar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240127891
    Abstract: Technology is disclosed herein in which a duration of a program pulse used to program non-volatile memory cells such as NAND may be increased responsive to a programming failure using a shorter duration program pulse. The duration of at least one program pulse may be increased for at least one group of memory cells in response to a failure to program a group using a default program pulse duration. The group that experiences the increased duration program pulse may be the same group for which the program operation failed using the shorter program pulse or may be a different group than the group for which the program operation failed using the shorter program pulse.
    Type: Application
    Filed: July 21, 2023
    Publication date: April 18, 2024
    Applicant: SanDisk Technologies LLC
    Inventors: Abu Naser Zainuddin, Parth Amin, Xiaochen Zhu, Jiahui Yuan, Anubhav Khandelwal, Vishwanath Basavaegowda Shanthakumar
  • Publication number: 20220254416
    Abstract: A memory apparatus and method of operation are provided. The apparatus includes memory cells each connected to a word line and arranged in one of a plurality of blocks and configured to retain a threshold voltage corresponding to a data state. The memory cells are operable in one of a first read condition in which a word line voltage is discharged and a second read condition in which the word line voltage is coupled up to a residual voltage level. A control circuit determines a power on event and periodically apply a predetermined refresh read voltage to the word line for a predetermined period of time for each of the plurality of blocks at a specified interval based on at least one data retention factor to maintain the memory cells of the plurality of blocks in the second read condition in response to determining the power on event.
    Type: Application
    Filed: February 11, 2021
    Publication date: August 11, 2022
    Applicant: SanDisk Technologies LLC
    Inventors: Ravi Kumar, Deepanshu Dutta, Vishwanath Basavaegowda Shanthakumar
  • Patent number: 11404127
    Abstract: A memory apparatus and method of operation are provided. The apparatus includes memory cells each connected to a word line and arranged in one of a plurality of blocks and configured to retain a threshold voltage corresponding to a data state. The memory cells are operable in one of a first read condition in which a word line voltage is discharged and a second read condition in which the word line voltage is coupled up to a residual voltage level. A control circuit determines a power on event and periodically apply a predetermined refresh read voltage to the word line for a predetermined period of time for each of the plurality of blocks at a specified interval based on at least one data retention factor to maintain the memory cells of the plurality of blocks in the second read condition in response to determining the power on event.
    Type: Grant
    Filed: February 11, 2021
    Date of Patent: August 2, 2022
    Assignee: SanDisk Technologies LLC
    Inventors: Ravi Kumar, Deepanshu Dutta, Vishwanath Basavaegowda Shanthakumar
  • Patent number: 11037641
    Abstract: Apparatuses and techniques are described for periodically refreshing word line voltages in a memory device. A decision to perform a refresh operation is made based on the temperature and number of program-erase (P-E) cycles. In one approach, the refresh operation is not performed if the number of P-E cycles is below a threshold number and/or the temperature is below a threshold temperature. When the temperature and number of P-E cycles indicate that a refresh operation should be performed, a timer counts an elapsed time until the elapsed time reaches an allowed discharge time. The allowed discharge time can be based on the temperature, number of P-E cycles, and other factors which affect an expected number of fail bits. The allowed discharge time can also change as the temperature changes during the counting of the elapsed time.
    Type: Grant
    Filed: December 5, 2019
    Date of Patent: June 15, 2021
    Assignee: SanDisk Technologies LLC
    Inventors: Abhijith Prakash, Vishwanath Basavaegowda Shanthakumar, Jiahui Yuan
  • Publication number: 20210174886
    Abstract: Apparatuses and techniques are described for periodically refreshing word line voltages in a memory device. A decision to perform a refresh operation is made based on the temperature and number of program-erase (P-E) cycles. In one approach, the refresh operation is not performed if the number of P-E cycles is below a threshold number and/or the temperature is below a threshold temperature. When the temperature and number of P-E cycles indicate that a refresh operation should be performed, a timer counts an elapsed time until the elapsed time reaches an allowed discharge time. The allowed discharge time can be based on the temperature, number of P-E cycles, and other factors which affect an expected number of fail bits. The allowed discharge time can also change as the temperature changes during the counting of the elapsed time.
    Type: Application
    Filed: December 5, 2019
    Publication date: June 10, 2021
    Applicant: SanDisk Technologies LLC
    Inventors: Abhijith Prakash, Vishwanath Basavaegowda Shanthakumar, Jiahui Yuan