Patents by Inventor Volker Pissors

Volker Pissors has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11495273
    Abstract: A write circuit for writing to a plurality of memory cells of a non-volatile data memory, including a buffer memory forming a single memory element which is configured to buffer a first data value before storing said value in the plurality of non-volatile memory cells of the non-volatile data memory. The write circuit also includes a first write line, by means of which the buffer memory is connected to a first memory cell of the plurality of memory cells, and a second write line, which is different from the first write line and by means of which the buffer memory is connected to a second memory cell of the plurality of memory cells.
    Type: Grant
    Filed: March 1, 2021
    Date of Patent: November 8, 2022
    Assignee: Infineon Technologies AG
    Inventors: Thomas Roehr, Volker Pissors
  • Publication number: 20210272610
    Abstract: A write circuit for writing to a plurality of memory cells of a non-volatile data memory, including a buffer memory forming a single memory element which is configured to buffer a first data value before storing said value in the plurality of non-volatile memory cells of the non-volatile data memory. The write circuit also includes a first write line, by means of which the buffer memory is connected to a first memory cell of the plurality of memory cells, and a second write line, which is different from the first write line and by means of which the buffer memory is connected to a second memory cell of the plurality of memory cells.
    Type: Application
    Filed: March 1, 2021
    Publication date: September 2, 2021
    Inventors: Thomas Roehr, Volker Pissors
  • Publication number: 20070177428
    Abstract: A memory circuit arrangement includes a memory cell array having a plurality of memory cells. A memory read/verify control circuit controls a read operation and/or a verify operation on one or a plurality of memory cells of the memory cell array. The memory read/verify control circuit is adapted to read and/or verify the status of each memory cell of the memory cell array according to read and/or verify instruction information on memory cell level.
    Type: Application
    Filed: January 30, 2006
    Publication date: August 2, 2007
    Inventors: Zeev Cohen, Volker Pissors, Eduardo Maayan