Patents by Inventor Wai L. Lee

Wai L. Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8207788
    Abstract: A differential feedback amplifier is provided with a feedback network wherein that feedback network is adjustable so as to improve the PSRR of the amplifier. In another aspect of the present invention, a differential feedback amplifier is provided with a feedback network wherein that feedback network is adjustable so as to improve the CMRR of the amplifier. In a further aspect of the present invention, a Class D amplifier is provided with a passive differential feedback, summing with an input current at a differential virtual ground produced by an amplifier which is a sub-section of the Class D amplifier.
    Type: Grant
    Filed: April 7, 2008
    Date of Patent: June 26, 2012
    Assignee: Avnera Corporation
    Inventors: Wai L. Lee, Patrick A. Quinn, Garry N. Link, Adam C. Broun, Eric T. King
  • Patent number: 7463088
    Abstract: An improved PWM amplifier is disclosed that uses multiple integrators in the loop filter to provide high loop gain across the frequency band-of-interest. The frequency characteristics of the loop filter are optimized to distribute large loop gains across the entire band to provide large suppression of noise and distortions generated in the modulation and output stages.
    Type: Grant
    Filed: March 2, 2006
    Date of Patent: December 9, 2008
    Assignee: ASP Technologies
    Inventor: Wai L. Lee
  • Publication number: 20080272842
    Abstract: A differential feedback amplifier is provided with a feedback network wherein that feedback network is adjustable so as to improve the PSRR of the amplifier. In another aspect of the present invention, a differential feedback amplifier is provided with a feedback network wherein that feedback network is adjustable so as to improve the CMRR of the amplifier. In a further aspect of the present invention, a Class D amplifier is provided with a passive differential feedback, summing with an input current at a differential virtual ground produced by an amplifier which is a sub-section of the Class D amplifier.
    Type: Application
    Filed: April 7, 2008
    Publication date: November 6, 2008
    Inventors: Wai L. Lee, Patrick A. Quinn, Garry N. Link, Adam C. Broun, Eric T. King
  • Patent number: 7443200
    Abstract: A circuit architecture, or topology, that provides a level shifter which is substantially independent of the duty cycle of an input signal includes an H-bridge arrangement of field effect transistors, a pair of capacitively coupled inputs terminals connected to the gates of the high-side (i.e., connected to the positive power supply) transistors and a pair of voltage dividers to set the bias voltage at the gates of the high-side transistors, wherein one side of each voltage divider is coupled to the power supply node and the other side of each voltage divider is cross-coupled to the output node of the opposite side of the H- bridge.
    Type: Grant
    Filed: April 5, 2007
    Date of Patent: October 28, 2008
    Assignee: Avnera Corporation
    Inventors: Patrick A. Quinn, Wai L. Lee
  • Patent number: 7429890
    Abstract: An improved PWM amplifier is disclosed that uses multiple integrators in the loop filter to provide high loop gain across the frequency band-of-interest. The frequency characteristics of the loop filter are optimized to distribute large loop gains across the entire band to provide large suppression of noise and distortions generated in the modulation and output stages.
    Type: Grant
    Filed: March 2, 2006
    Date of Patent: September 30, 2008
    Assignee: ASP Technologies
    Inventor: Wai L. Lee
  • Patent number: 7388425
    Abstract: An improved PWM amplifier is disclosed that uses multiple integrators in the loop filter to provide high loop gain across the frequency band-of-interest. The frequency characteristics of the loop filter are optimized to distribute large loop gains across the entire band to provide large suppression of noise and distortions generated in the modulation and output stages.
    Type: Grant
    Filed: March 8, 2006
    Date of Patent: June 17, 2008
    Assignee: ASP Technologies
    Inventor: Wai L. Lee
  • Patent number: 7345533
    Abstract: An improved PWM amplifier is disclosed that uses multiple integrators in the loop filter to provide high loop gain across the frequency band-of-interest. The frequency characteristics of the loop filter are optimized to distribute large loop gains across the entire band to provide large suppression of noise and distortions generated in the modulation and output stages.
    Type: Grant
    Filed: March 7, 2006
    Date of Patent: March 18, 2008
    Assignee: ASP Technologies
    Inventor: Wai L. Lee
  • Patent number: 7345532
    Abstract: An improved PWM amplifier is disclosed that uses multiple integrators in the loop filter to provide high loop gain across the frequency band-of-interest. The frequency characteristics of the loop filter are optimized to distribute large loop gains across the entire band to provide large suppression of noise and distortions generated in the modulation and output stages.
    Type: Grant
    Filed: March 2, 2006
    Date of Patent: March 18, 2008
    Assignee: ASP Technologies
    Inventor: Wai L. Lee
  • Patent number: 7271650
    Abstract: An improved PWM amplifier is disclosed that uses multiple integrators in the loop filter to provide high loop gain across the frequency band-of-interest. The frequency characteristics of the loop filter are optimized to distribute large loop gains across the entire band to provide large suppression of noise and distortions generated in the modulation and output stages.
    Type: Grant
    Filed: March 7, 2006
    Date of Patent: September 18, 2007
    Assignee: ASP Technologies
    Inventor: Wai L. Lee
  • Patent number: 7215269
    Abstract: A radio receiver channel includes an analog front end and a digital signal processing section coupled together by an analog-to-digital converter (ADC) having a delta-sigma modulator coupled to a first digital decimation filter, which is coupled to second digital decimation filter, wherein the first decimation filter includes a source of finite impulse response coefficients coupled so as to provide a plurality of coefficients. The delta-sigma modulator includes a loop filter having a plurality of serially coupled integrators, and a multi-bit quantizer coupled to the loop filter; the multi-bit quantizer including an ADC operable to produce a multi-bit digital output signal, the ADC coupled to a DAC having dual DAC feedback loops, and a dynamic element matching function.
    Type: Grant
    Filed: October 12, 2005
    Date of Patent: May 8, 2007
    Assignee: Avnera Corporation
    Inventors: Wai L. Lee, Xudong Zhao, Amit Kumar, Jianping Wen, Garry N Link
  • Patent number: 5739720
    Abstract: A switched-capacitor circuit that includes a first signal path disposed between a first input node and a first output node, and a second signal path disposed between a second input node and a second output node. The first and second switches can be alternately disposed within the first and second signal paths. An amplifier responsive to the switches can be provided, and its offset can be cancelled. The outputs of the amplifiers can be maintained, and this can involve buffering.
    Type: Grant
    Filed: March 11, 1997
    Date of Patent: April 14, 1998
    Assignee: Analog Devices, Inc.
    Inventor: Wai L. Lee
  • Patent number: 5732002
    Abstract: A digital filtering method that includes sampling an input signal at a first rate, integrating the signal, sampling the integrated version at a different rate, and combining the sampled integrated version with the input signal. The method can include again integrating the integrated version, sampling the twice integrated version at a third rate different from the first and second rates, and combining the twice integrated version with the integrated version and the input signal. The integrated version can be again integrated, the twice integrated version can be sampled at a third rate different from the first and second rates, and the twice integrated version can be combined with the integrated version. A common circuit component can be multiplexed to participate in two integrating steps.
    Type: Grant
    Filed: May 23, 1995
    Date of Patent: March 24, 1998
    Assignee: Analog Devices, Inc.
    Inventors: Wai L. Lee, Tom W. Kwan
  • Patent number: 5724037
    Abstract: A computed tomography imaging method includes receiving an analog beam intensity signal from a computed tomography scanner and converting the signal into a series of digital representations of the signal at successive points in time using a predetermined sample rate. Indications that a portion of the scanner has reached a certain position relative to the beam are received asynchronously with respect to the sample rate. The value of at least one of the digital representations is adjusted in response to the indications to obtain a corrected digital representation of the analog signal.
    Type: Grant
    Filed: May 23, 1995
    Date of Patent: March 3, 1998
    Assignee: Analog Devices, Inc.
    Inventor: Wai L. Lee
  • Patent number: 5621345
    Abstract: A circuit that provides samples of in-phase and quadrature components of an input waveform includes an oversampling ADC that receives the input waveform and converts the input waveform to digital samples at an oversampling rate. A first digital filter, coupled to the ADC, receives the digital samples from the ADC and provides the in-phase component samples of the input waveform. A second digital filter, coupled to the ADC, receives the digital samples from the ADC and provides the quadrature component samples of the input waveform.
    Type: Grant
    Filed: April 7, 1995
    Date of Patent: April 15, 1997
    Assignee: Analog Devices, Inc.
    Inventors: Wai L. Lee, Norman D. Grant, Paul F. Ferguson, Jr.
  • Patent number: 5495200
    Abstract: A biquad switched capacitor filter is preferably utilized as the output filter in a sigma delta digital-to-analog converter. The switched capacitor filter uses a cross-coupled switched capacitor circuit which delivers charge to the capacitors on both phases of the clock. As a result, the sizes of the capacitors can be reduced by a factor of two, while delivering the same charge as a single sampling circuit. By using the cross-coupled switching circuit everywhere in the filter, the sensitivity to capacitor mismatches is substantially reduced. The clock phases applied to the stages of the filter are alternated so that there is a one clock cycle delay around each loop containing two filter stages, thereby insuring the stability of the filter.
    Type: Grant
    Filed: April 6, 1993
    Date of Patent: February 27, 1996
    Assignee: Analog Devices, Inc.
    Inventors: Tom W. Kwan, Paul F. Ferguson, Jr., Wai L. Lee