Patents by Inventor Walter Preuss

Walter Preuss has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5787094
    Abstract: A method and apparatus that can test self-timed parallel interfaces operating at system speed. An output stage is provided for queuing a test packet and providing the test packet to an input stage. The packet contains a data bit stream and error detection code such as cyclic redundancy check code. The input stage is coupled to the output stage and receives the test packet to determine the correctness of the data bit stream. On the input stage, the error detection code verifier recalculates the error detection code and compares the recalculated error detection code with the error detection code attached to the data bit stream to determine the correctness of the data bit steam. The output queue has a first input port for receiving data from drivers on the interface and a second input port for receiving a pseudo random data bit stream. A pseudo random data generator generates a pseudo random data bit stream. The data bit stream may be packetized according to a predetermined protocol.
    Type: Grant
    Filed: June 6, 1996
    Date of Patent: July 28, 1998
    Assignee: International Business Machines Corporation
    Inventors: Delbert Raymond Cecchi, Marius V. Dina, Curtis Walter Preuss, Kenneth Michael Valk
  • Patent number: 5666354
    Abstract: A full-duplex, differential, bi-directional communications link for simultaneously transmitting differential data between electronic devices is provided. Each transceiver coupled to the communications channel comprises a CMOS (Complementary Metal-Oxide Semiconductor) differential driver and receiver. The differential driver provides constant CMOS voltage sources for providing stable data signal transmission at reduced voltage levels. Voltage sources providing a data signal voltage different from the desired data signal voltage can be placed into a high impedance mode to allow the desired data signal voltage to be transmitted on the common line. The differential receiver includes self-biasing feedback circuitry to provide biasing voltages to the circuit while avoiding manufacturing difficulties associated with providing precise bias voltages. The complementary amplifier structure of the receiver provides an increased common mode noise tolerance.
    Type: Grant
    Filed: December 20, 1995
    Date of Patent: September 9, 1997
    Assignee: International Business Machines Corporation
    Inventors: Delbert Raymond Cecchi, Curtis Walter Preuss, Donald Joseph Schulte