Patents by Inventor Weber Chuang

Weber Chuang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7573759
    Abstract: A method for detecting the data strobe signal from a Double Data Rate (DDR) Synchronous Dynamic Random Access Memory (SDRAM). The method executes a data reading process at first and records the latency period of the data read process to be a basis for detecting the arrival timing of the preamble in the data strobe signals in the subsequent data reading process.
    Type: Grant
    Filed: September 28, 2006
    Date of Patent: August 11, 2009
    Assignee: Via Technologies, Inc.
    Inventors: Bo-Wei Hsieh, Ming-Shi Liou, Weber Chuang, Chi Chang
  • Patent number: 7565564
    Abstract: A switching circuit located in a computer system is disclosed in the present invention. The switching circuit comprises a first phase-locked loop generating a first host clock signal, a second phase-locked loop generating a second host clock signal and an output switch unit coupled to the first PLL and the second PLL. When the computer system operates in a first mode, the output switch unit chooses the first host clock signal to be a fundamental clock signal of the front side bus. In the other hand, when the computer system operates in a second mode, the output switch unit chooses the second host clock signal to be a fundamental clock signal of the front side bus.
    Type: Grant
    Filed: June 23, 2006
    Date of Patent: July 21, 2009
    Assignee: Via Technologies Inc.
    Inventors: Hung-Yi Kuo, Hui-Mei Chen, Weber Chuang
  • Publication number: 20090010032
    Abstract: A switching power supply capable of reducing secondary-side noise mainly has at least one decoupling device for guiding the secondary-side noise to at least a terminal of an AC power supply. Thus, the secondary-side high-frequency noise can be reduced, and the quality in using the electronic apparatus product, which is electrically connected to the output of the switching AC-to-DC power supply, can be greatly enhanced.
    Type: Application
    Filed: June 11, 2008
    Publication date: January 8, 2009
    Inventors: Weber Chuang, Charles Huang, Jack Lee, Jenn-Jong Shieh
  • Patent number: 7382665
    Abstract: A method for detecting the data strobe signal from a Double Data Rate (DDR) Synchronous Dynamic Random Access Memory (SDRAM). The method executes a data reading process at first and records the latency period of the data read process to be a basis for detecting the arrival timing of the preamble in the data strobe signals in the subsequent data reading process.
    Type: Grant
    Filed: September 28, 2006
    Date of Patent: June 3, 2008
    Assignee: Via Technologies, Inc.
    Inventors: Bo-Wei Hsieh, Ming-Shi Liou, Weber Chuang, Chi Chang
  • Patent number: 7257035
    Abstract: A method for detecting the data strobe signal from a Double Data Rate (DDR) Synchronous Dynamic Random Access Memory (SDRAM). The method executes a data reading process at first and records the latency period of the data read process to be a basis for detecting the arrival timing of the preamble in the data strobe signals in the subsequent data reading process.
    Type: Grant
    Filed: March 9, 2005
    Date of Patent: August 14, 2007
    Assignee: Via Technologies, Inc.
    Inventors: Bo-Wei Hsieh, Ming-Shi Liou, Weber Chuang, Chi Chang
  • Publication number: 20070174649
    Abstract: A switching circuit located in a computer system is disclosed in the present invention. The switching circuit comprises a first phase-locked loop generating a first host clock signal, a second phase-locked loop generating a second host clock signal and an output switch unit coupled to the first PLL and the second PLL. When the computer system operates in a first mode, the output switch unit chooses the first host clock signal to be a fundamental clock signal of the front side bus. In the other hand, when the computer system operates in a second mode, the output switch unit chooses the second host clock signal to be a fundamental clock signal of the front side bus.
    Type: Application
    Filed: June 23, 2006
    Publication date: July 26, 2007
    Inventors: Hung-Yi Kuo, Hui-Mei Chen, Weber Chuang
  • Publication number: 20070036023
    Abstract: A method for detecting the data strobe signal from a Double Data Rate (DDR) Synchronous Dynamic Random Access Memory (SDRAM). The method executes a data reading process at first and records the latency period of the data read process to be a basis for detecting the arrival timing of the preamble in the data strobe signals in the subsequent data reading process.
    Type: Application
    Filed: September 28, 2006
    Publication date: February 15, 2007
    Applicant: Via Technologies, Inc.
    Inventors: Bo-Wei Hsieh, Ming-Shi Liou, Weber Chuang, Chi Chang
  • Publication number: 20070019482
    Abstract: A method for detecting the data strobe signal from a Double Data Rate (DDR) Synchronous Dynamic Random Access Memory (SDRAM). The method executes a data reading process at first and records the latency period of the data read process to be a basis for detecting the arrival timing of the preamble in the data strobe signals in the subsequent data reading process.
    Type: Application
    Filed: September 28, 2006
    Publication date: January 25, 2007
    Applicant: Via Technologies, Inc.
    Inventors: Bo-Wei Hsieh, Ming-Shi Liou, Weber Chuang, Chi Chang
  • Publication number: 20060044892
    Abstract: A method for detecting the data strobe signal from a Double Data Rate (DDR) Synchronous Dynamic Random Access Memory (SDRAM). The method executes a data reading process at first and records the latency period of the data read process to be a basis for detecting the arrival timing of the preamble in the data strobe signals in the subsequent data reading process.
    Type: Application
    Filed: March 9, 2005
    Publication date: March 2, 2006
    Inventors: Bo-Wei Hsieh, Ming-Shi Liou, Weber Chuang, Chi Chang