Patents by Inventor Wei-Kong Chia

Wei-Kong Chia has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6792585
    Abstract: The invention discloses a relative structure placement of datapath of cell instances in a column structure, a row structure, or an array structure. To encourage placement of a desirable structure, pseudo cells, pseudo pins, and pseudo nets are selected to be placed at certain locations with respect to real cell instances. The end result produces a cluster of real cell instances that form a desirable structure while minimizing the length of nets. The invention further discloses a non-uniform partitioning of a density map for calculating a force update vector. The partitioning is taken over a region A to compute Riemann sum approximations of a function F over the region A. A force update vector is calculated for a given cell instance within the region A where neighboring cell instances have an exponentially larger grid size as cell instances extend further away from the given cell instance.
    Type: Grant
    Filed: January 26, 2000
    Date of Patent: September 14, 2004
    Assignee: Arcadia Design Systems, Inc.
    Inventors: Tsu-Wei Ku, Scot A. Woodward, Yung-Hung Wang, Duan-Ping Chen, Wei-Kong Chia
  • Patent number: 5930499
    Abstract: The invention resides in a computer-aided design system for defining physical placement and floor-planning of electronic circuits on a given substrate. Improve utilization of substrate area is achieved by arranging circuits into structural (e.g., data-path) and non-structural (e.g., non-data-path) zones for effectively segregated chip or board lay-out. Software is provided to receive a netlist file and determine therefrom which components are categorizable within structural portion. Furthermore, software is provided to produce a lay-out file which defines physical placement of the prototype design, wherein structural components are inter-placed with related control components, for example, to provide sliced-structure placement of a semiconductor chip.
    Type: Grant
    Filed: May 20, 1996
    Date of Patent: July 27, 1999
    Assignee: Arcadia Design Systems, Inc.
    Inventors: Yulin Chen, Tsu-Wei Ku, Wei-Kong Chia, Hau-Yung Chen, Rwei-Cheng Lo
  • Patent number: 5384720
    Abstract: A logic simulation system and method reduces the number of events to be simulated. The simulator receives a user specified circuit netlist denoting a specified logic circuit's components and the nodes interconnecting those components. A user specified watched nodes list identifies the circuit nodes for which output waveforms are to be generated. A cell library provides cell delay data representing signal delays from each input port to each output port of each circuit component. A set of input signal waveforms are compiled into a sequence of variable length time periods and each input signal is assigned an extended boolean value for each time period. The extended boolean values identify signals that are stable over the time period, signals with a single transition during the time period, and signals with multiple transitions during the time period.
    Type: Grant
    Filed: June 10, 1993
    Date of Patent: January 24, 1995
    Assignee: Hitachi Micro Systems Inc.
    Inventors: Tsu-Wei Ku, Wei-Kong Chia, Dong-Ru Shieh