Patents by Inventor Wei-Shang King

Wei-Shang King has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6693005
    Abstract: A trench capacitor with an expanded area for use in a memory cell and a method for making the same are provided. The trench capacitor includes a vertical trench formed in a semiconductor, a doping region formed around a low portion of the trench, a collar isolation layer formed on an inner sidewall of an upper portion of the trench, a doped silicon liner layer formed on a surface of the collar isolation layer, wherein the doped silicon liner layer is electrically connected to the doping region, a dielectric layer formed on a surface of the doped silicon liner layer and inner sidewall of the lower portion of the trench, and a doped silicon material formed inside the trench.
    Type: Grant
    Filed: December 12, 2002
    Date of Patent: February 17, 2004
    Assignee: Mosel Vitelic Inc.
    Inventor: Wei-Shang King
  • Publication number: 20030116796
    Abstract: A trench capacitor with an expanded area for use in a memory cell and a method for making the same are provided. The trench capacitor includes a vertical trench formed in a semiconductor, a doping region formed around a low portion of the trench, a collar isolation layer formed on an inner sidewall of an upper portion of the trench, a doped silicon liner layer formed on a surface of the collar isolation layer, wherein the doped silicon liner layer is electrically connected to the doping region, a dielectric layer formed on a surface of the doped silicon liner layer and inner sidewall of the lower portion of the trench, and a doped silicon material formed inside the trench.
    Type: Application
    Filed: December 12, 2002
    Publication date: June 26, 2003
    Applicant: Mosel Vitelic Inc.
    Inventor: Wei-Shang King
  • Patent number: 6515327
    Abstract: A trench capacitor with an expanded area for use in a memory cell and a method for making the same are provided. The trench capacitor includes a vertical trench formed in a semiconductor, a doping region formed around a low portion of the trench, a collar isolation layer formed on an inner sidewall of an upper portion of the trench, a doped silicon liner layer formed on a surface of the collar isolation layer, wherein the doped silicon liner layer is electrically connected to the doping region, a dielectric layer formed on a surface of the doped silicon liner layer and inner sidewall of the lower portion of the trench, and a doped silicon material formed inside the trench.
    Type: Grant
    Filed: October 18, 2000
    Date of Patent: February 4, 2003
    Assignee: Mosel Vitelic Inc.
    Inventor: Wei-Shang King
  • Patent number: 6423611
    Abstract: A method for manufacturing a capacitor includes the steps of a) forming a sacrificial layer over the etching stop layer, b) partially removing the sacrificial layer, the etching stop layer, and the dielectric layer to form a contact window, c) forming a first conducting layer over the sacrificial layer and in the contact window, d) partially removing the first conducting layer and the sacrificial layer to expose a portion of the sacrificial layer and retain a portion of the first conducting layer, e) forming a second conducting layer over tops and sidewalls of the portion of the first conducting layer and the portion of the sacrificial layer, f) forming an intermediate layer on the second conducting layer, and g) removing the intermediate layer and partially removing the second conducting layer while retaining a portion of the second conducting layer with a rough top surface alongside the portion of the first conducting layer and the portion of the sacrificial layer, and removing the portion of the sacrificia
    Type: Grant
    Filed: April 20, 2000
    Date of Patent: July 23, 2002
    Assignee: Mosel Vitelic Inc.
    Inventor: Wei-Shang King
  • Patent number: 6399980
    Abstract: A method for manufacturing a capacitor includes the steps of a) forming a sacrificial layer over the etching stop layer, b) partially removing the sacrificial layer, the etching stop layer, and the dielectric layer to form a contact window, c) forming a first conducting layer over the sacrificial layer and in the contact window, d) partially removing the first conducting layer and the sacrificial layer to expose a portion of the sacrificial layer and retain a portion of the first conducting layer, e) forming a second conducting layer over top surfaces and sidewalls of the portion of the first conducting layer and the portion of the sacrificial layer, and f) partially removing the second conducting layer while retaining a portion of the second conducting layer alongside the portion of the first conducting layer and the portion of the sacrificial layer, and removing the portion of the sacrificial layer to expose the etching stop layer and construct a capacitor plate with a generally crosssectionally modified T-
    Type: Grant
    Filed: March 22, 2001
    Date of Patent: June 4, 2002
    Assignee: Mosel Vitelic, Inc.
    Inventor: Wei-Shang King
  • Patent number: 6297088
    Abstract: A method of forming a DRAM cell with a trench capacitor over a semiconductor substrate comprises the following steps. First, an etching step is performed to form a trench structure in the substrate, wherein the trench structure has a bottom and sidewalls, and the sidewalls are adjacent to the bottom. And each the sidewall includes an upper sidewall adjacent to the substrate through a insulating layer and a lower sidewall adjacent to the substrate through a dielectric layer. Then, after the etching steps, a doped area is formed on the bottom and the lower sidewall for serving as the first electrode of the trench capacitor. A first conducting layer is formed on the doped area and the insulating layer above a portion of the upper sidewall to serve as a first capacitor electrode.
    Type: Grant
    Filed: June 2, 2000
    Date of Patent: October 2, 2001
    Inventor: Wei-Shang King
  • Publication number: 20010016395
    Abstract: A method for manufacturing a capacitor includes the steps of a) forming a sacrificial layer over the etching stop layer, b) partially removing the sacrificial layer, the etching stop layer, and the dielectric layer to form a contact window, c) forming a first conducting layer over the sacrificial layer and in the contact window, d) partially removing the first conducting layer and the sacrificial layer to expose a portion of the sacrificial layer and retain a portion of the first conducting layer, e) forming a second conducting layer over top surfaces and sidewalls of the portion of the first conducting layer and the portion of the sacrificial layer, and f) partially removing the second conducting layer while retaining a portion of the second conducting layer alongside the portion of the first conducting layer and the portion of the sacrificial layer, and removing the portion of the sacrificial layer to expose the etching stop layer and construct a capacitor plate with a generally crosssectionally modified T-
    Type: Application
    Filed: March 22, 2001
    Publication date: August 23, 2001
    Inventor: Wei-Shang King
  • Patent number: 6271079
    Abstract: The present invention provides a method of forming trench capacitor with a sacrificial silicon nitride. A deep trench structure is formed in a substrate. A TEOS oxide layer is formed on the substrate and filled in said trench region, etched to a first level subsequently, wherein a portion of the TEOS oxide layer is remained in the trench region and a portion of the substrate exposed to form a trench sidewall. A thermally oxidation process is performed to form a collar oxide on the exposed substrate. A silicon nitride sidewall is formed on the collar oxide, then removing the residual TEOS oxide layer by wet etching. The trench region is then etched using the silicon nitride sidewall as a barrier to form a bottle shape trench region for increasing the surface of the trench region. A bottom cell plate is formed in the fresh trench region. The silicon nitride sidewall is removed.
    Type: Grant
    Filed: May 19, 1999
    Date of Patent: August 7, 2001
    Assignee: Mosel Vitelic Inc.
    Inventors: Houng-Chi Wei, Wei-Shang King
  • Patent number: 6261926
    Abstract: The present invention provides a method for fabricating a field oxide on a semiconductor substrate. A first pad layer and a first mask layer is formed successively on the semiconductor substrate. An opening is formed in the first mask layer to define a region for forming the field oxide. A first field oxide is formed in the opening, which is then removed to form a concave portion. The first pad layer exposed by the concave portion is removed to form a cavity. A second pad layer having a smaller thickness than the first pad layer is formed on the semiconductor substrate. A mask portion is formed in the sidewall of the patterned first mask layer and the cavity. The mask portion in the sidewall of the patterned first mask layer has a thickness less than 300 Å. Finally, thermal oxidation is carried out to form a second field oxide in the concave portion.
    Type: Grant
    Filed: May 11, 2000
    Date of Patent: July 17, 2001
    Assignee: Mosel Vitelic, Inc.
    Inventor: Wei-Shang King
  • Patent number: 6255188
    Abstract: A method of removing a polysilicon buffer in a method of forming a field oxide and an active area is disclosed herein that comprises the step of applying an etching selectivity solution to the polysilicon buffer to substantially remove the polysilicon buffer without substantially affecting the field oxide, a pad oxide, and the substrate. An etching selectivity solution is defined herein is a solution that has an etching rate for one material that is higher than for another material. In this case, the etching selectivity solution has an etching rate for polysilicon material that is higher than its etching rate for field oxide material. Accordingly, when the etching selectivity solution is applied to the polysilicon buffer, it will substantially etch off the polysilicon buffer without substantially affecting the field oxide. In the preferred embodiment, the etching selectivity solution comprises a mixture of HF and HNO3, or HF, HNO3 and CH3COOH.
    Type: Grant
    Filed: March 8, 1999
    Date of Patent: July 3, 2001
    Assignee: Mosel Vitelic, Inc.
    Inventors: Chien-Hung Chen, Leon Chang, Wei-Shang King
  • Patent number: 6245643
    Abstract: A method of forming a field oxide isolation region includes: forming a first pad oxide layer over a semiconductor substrate; forming a silicon nitride layer over the first pad oxide layer; patterning and etching the silicon nitride layer and the first pad oxide layer to expose a portion of the substrate, and simultaneously forming an undercut cavity; forming a second pad oxide layer over the exposed portion of the substrate; depositing a layer of polysilicon over the second pad oxide layer, the polysilicon layer filling the undercut cavity to form a polysilicon plug; removing portions of the polysilicon layer to form a polysilicon spacer; thermally oxidizing the substrate to substantially consume the polysilicon spacer but leave a polysilicon residual of the polysilicon plug, the thermal oxidation forming a thick oxide above the exposed portion of the substrate; substantially removing the silicon nitride layer; applying a first etching solution to the first pad oxide layer and the polysilicon residual, the fi
    Type: Grant
    Filed: April 30, 1999
    Date of Patent: June 12, 2001
    Assignee: Mosel Vitelic, Inc.
    Inventors: Wei-Shang King, Chien-Hung Chen, Ming-Kuan Kao
  • Patent number: 6242357
    Abstract: A method of forming a DRAM cell with a trench capacitor over a semiconductor substrate comprises the following steps. First, an etching step is performed to form a trench structure in the substrate, wherein the trench structure has a bottom and sidewalls, and the sidewalls are adjacent to the bottom. Then, the trench structure is doped to form a doping region on the bottom and a portion of the sidewalls. A selective etching step is performed to remove a portion of the doping region, wherein a selectivity of the doping region is higher than that of undoped sidewalls. A dielectric layer is formed on a top surface of the trench structure. A conducting layer is then formed in the trench structure. Next, a gate structure is formed on the substrate. A doping step is used to form the drain/source structures adjacent to the gate. A strap region is formed to couple the conducting layer and the drain/source structures.
    Type: Grant
    Filed: May 6, 1999
    Date of Patent: June 5, 2001
    Assignee: Mosel Vitelic Inc.
    Inventors: Houng-Chi Wei, Wei-Shang King
  • Patent number: 6235604
    Abstract: A method for manufacturing a capacitor includes the steps of a) forming a sacrificial layer over the etching stop layer, b) partially removing the sacrificial layer, the etching stop layer, and the dielectric layer to form a contact window, c) forming a first conducting layer over the sacrificial layer and in the contact window, d) partially removing the first conducting layer and the sacrificial layer to expose a portion of the sacrificial layer and retain a portion of the first conducting layer, e) forming a second conducting layer over top surfaces and sidewalls of the portion of the first conducting layer and the portion of the sacrificial layer, and f) partially removing the second conducting layer while retaining a portion of the second conducting layer alongside the portion of the first conducting layer and the portion of the sacrificial layer, and removing the portion of the sacrificial layer to expose the etching stop layer and construct a capacitor plate with a generally cross-sectionally modified T
    Type: Grant
    Filed: July 16, 1998
    Date of Patent: May 22, 2001
    Assignee: Mosel Vitelic Inc.
    Inventor: Wei-Shang King
  • Patent number: 6153462
    Abstract: A method is provided for manufacturing a capacitor having a generally crosssectionally modified T-shaped structure with a rough surface to serve as a lower capacitor plate, and having another dielectric layer and another conducting layer to construct an upper capacitor plate. Such a structure not only significantly increases the surface area of the capacitor but is conducive to the subsequent planarization process.
    Type: Grant
    Filed: August 11, 1998
    Date of Patent: November 28, 2000
    Assignee: Mosel Vitelic Inc.
    Inventor: Wei-Shang King
  • Patent number: 6117727
    Abstract: A method for manufacturing a capacitor includes the steps of a) forming a sacrificial layer over the etching stop layer, b) partially removing the sacrificial layer, the etching stop layer, and the dielectric layer to form a contact window, c) forming a first conducting layer over the sacrificial layer and in the contact window, d) partially removing the first conducting layer and the sacrificial layer to expose a portion of the sacrificial layer and retain a portion of the first conducting layer, e) forming a second conducting layer on tops and sidewalls of the portion of the first conducting layer and the portion of the sacrificial layer, f) partially removing the second conducting layer while retaining a portion of the second conducting layer alongside the portion of the first conducting layer and the portion of the sacrificial layer, and removing the portion of the sacrificial layer to expose the etching stop layer, and g) forming a rugged conducting layer on surfaces of the portion of the first conductin
    Type: Grant
    Filed: July 15, 1998
    Date of Patent: September 12, 2000
    Assignee: Mosel Vitelic Inc.
    Inventor: Wei-Shang King
  • Patent number: 6037624
    Abstract: A method is provided for manufacturing a capacitor with a unique sturcture. The capacitor includes a structure formed in the dielectric layer and the etching stop layer and forming a contact window, a conducting material-adhering layer formed on a portion of the etching stop layer neighboring to the contact window, a first conducting layer filling in the contact window and upwardly extended to form a generally cross-sectionally modified T-shaped structure with a rough top surface, and a rugged conducting layer formed inside the first conducting layer and on the conducting material-adhering layer. This method significantly increases the density and intensity of the capacitor.
    Type: Grant
    Filed: August 11, 1998
    Date of Patent: March 14, 2000
    Assignee: Mosel Vitelic Inc.
    Inventor: Wei-Shang King
  • Patent number: 6027761
    Abstract: A method for manufacturing a capacitor, applied to a memory unit having a substrate forming thereon a dielectric layer, includes the steps of a) forming a sacrificial layer over the dielectric layer, b) partially removing the sacrificial layer and the dielectric layer to form a contact window, c) forming a first conducting layer over the sacrificial layer and in the contact window, d) partially removing the first conducting layer and the sacrificial layer to expose a portion of the sacrificial layer and retain a portion of the first conducting layer, e) forming a second conducting layer alongside the portion of the first conducting layer and the portion of the sacrificial layer, f) removing the portion of the sacrificial layer to expose the dielectric layer, g) forming a third conducting layer over surfaces of the portion of the first conducting layer, the second conducting layer, and the dielectric layer, and h) partially removing the third conducting layer while retaining a portion of the third conducting l
    Type: Grant
    Filed: October 14, 1998
    Date of Patent: February 22, 2000
    Assignee: Mosel Vitelic Inc.
    Inventor: Wei-Shang King