Patents by Inventor WEIHAI BU

WEIHAI BU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230411469
    Abstract: A semiconductor structure and a formation method thereof are provided. The structure includes: a channel structure layer, where the channel structure layer includes a plurality of first channel layers sequentially spaced apart from bottom to top, the first channel layers extend along a horizontal direction; gate structures stretching across the channel structure layer and surrounding the first channel layers; source/drain structures located on two sides of the gate structure, where the source/drain structure includes a first source/drain doped layer located on a side wall of the first channel layer; and source/drain plugs in contact with tops of the source/drain structures, where the source/drain plug is further in contact with at least one of a longitudinal side wall facing away from the gate structure, a side wall along a horizontal first side, and a side wall along a horizontal second side of the first source/drain doped layer.
    Type: Application
    Filed: September 1, 2023
    Publication date: December 21, 2023
    Applicant: Semiconductor Technology Innovation Center (Beijing) Corporation
    Inventors: Han WANG, Weihai Bu
  • Patent number: 10515892
    Abstract: A method for forming a through-substrate-via structure includes forming a via hole in a substrate, depositing a conductive material in the via hole, forming an annular groove in the substrate surrounding the conductive material, and depositing a dielectric material in the annular groove with overhang portions of the deposited dielectric material at a top surface of the groove forming an air gap in an interior portion of the groove.
    Type: Grant
    Filed: December 31, 2013
    Date of Patent: December 24, 2019
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Weihai Bu, Hanming Wu
  • Patent number: 9484204
    Abstract: Various embodiments provide transistors and methods for forming the same. In an exemplary method, a substrate is provided, having a dummy gate structure including a dummy gate dielectric layer on the substrate and a dummy gate layer on the dummy gate dielectric layer. A dielectric layer is formed on the substrate and on sidewall surfaces of the dummy gate structure. A top surface of the dielectric layer is leveled with a top surface of the dummy gate structure. A barrier layer is formed on the dielectric layer for protecting the dielectric layer. The dummy gate layer and the dummy gate dielectric layer are removed, to form an opening in the dielectric layer without reducing a thickness of the dielectric layer. A gate dielectric layer is formed on sidewall surfaces and a bottom surface of the opening. A gate layer is formed on the gate dielectric layer to fill the opening.
    Type: Grant
    Filed: May 28, 2014
    Date of Patent: November 1, 2016
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Weihai Bu, Jin Kang, Yong Chen, Xinpeng Wang
  • Publication number: 20160247726
    Abstract: The present invention discloses a method for fabricating a quasi SOI source-drain multi-gate device, belonging to a field of manufacturing ultra large scale integrated circuit, the method comprises in sequence the following steps of: forming a Fin strip-shaped active region on a first semiconductor substrate; forming a STI isolation layer; depositing a gate dielectric layer and a gate material layer, forming a gate stack structure; forming a doped structure of a source-drain extension region; forming a recessed source-drain structure; forming a quasi SOI source-drain isolation layer; in-situ doping an epitaxial source and drain of a second semiconductor material and performing annealing for activating; removing a dummy gate and performing a deposition of a high k metal gate again; and forming a contact and a metal interconnection.
    Type: Application
    Filed: March 31, 2014
    Publication date: August 25, 2016
    Inventors: Ru HUANG, Jiewen FAN, Ming LI, Yuancheng YANG, Haoran XUAN, Hanming WU, Weihai BU
  • Patent number: 9379206
    Abstract: A semiconductor device fabrication method is provided in which recesses are formed at source/drain positions in the substrate, removable sidewalls are formed on side walls of the recess, and the recesses then are etched to form Sigma shaped recesses. Selective epitaxial growth of substantially un-doped SiGe in the Sigma shaped recesses is performed, and the Sigma shaped recesses close to the surface of the substrate can be protected from epitaxial growth by the removable sidewalls. Epitaxial growth of SiGe doped with a P-type impurity can be performed in the Sigma shaped recesses after removing the sidewalls.
    Type: Grant
    Filed: August 28, 2013
    Date of Patent: June 28, 2016
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventor: WeiHai Bu
  • Patent number: 9349588
    Abstract: The present invention discloses a method for fabricating a quasi-SOI source/drain field effect transistor device, which comprises the steps of forming an active region of the device; forming a gate stack structure of the device; doping a source/drain extension region, and forming a first layer of side wall at two sides of the gate stack structure; forming a recessed source/drain structure; forming a quasi-SOI source/drain isolation layer; in-situ doping an epitaxial second semiconductor material source/drain, and activating by annealing; removing the previous dummy gate and re-depositing a high-k metal gate, if a post-gate process is employed; and forming contacts and metal interconnections.
    Type: Grant
    Filed: March 31, 2014
    Date of Patent: May 24, 2016
    Assignee: PEKING UNIVERSITY
    Inventors: Ru Huang, Jiewen Fan, Ming Li, Yuancheng Yang, Haoran Xuan, Hanming Wu, Weihai Bu
  • Publication number: 20160118245
    Abstract: The present invention discloses a method for fabricating a quasi-SOI source/drain field effect transistor device, which comprises the steps of forming an active region of the device; forming a gate stack structure of the device; doping a source/drain extension region, and forming a first layer of side wall at two sides of the gate stack structure; forming a recessed source/drain structure; forming a quasi-SOI source/drain isolation layer; in-situ doping an epitaxial second semiconductor material source/drain, and activating by annealing; removing the previous dummy gate and re-depositing a high-k metal gate, if a post-gate process is employed; and forming contacts and metal interconnections.
    Type: Application
    Filed: March 31, 2014
    Publication date: April 28, 2016
    Applicant: Peking University
    Inventors: Ru Huang, Jiewen Fan, Ming Li, Yuancheng Yang, Haoran Xuan, Hanming Wu, Weihai Bu
  • Patent number: 9136164
    Abstract: Semiconductor devices and fabrication methods are provided. First metal layers are provided in a substrate including a first region and a second region. An interlayer dielectric (ILD) layer formed over the substrate includes a top surface in the second region coplanar with a bottom of a trench in the ILD layer in the first region. Through-holes are formed in the ILD layer. A polymer layer fills the through-holes and the trench in ILD layer and covers top surface of ILD layer in both regions. The polymer layer is exposed and developed to form vias, each including an upper via in the polymer layer and a lower via in ILD layer. A second metal layer is formed to fill each via on a corresponding first metal layer in both regions. The polymer layer between adjacent second metal layers is removed to form air gaps in the second region.
    Type: Grant
    Filed: November 3, 2014
    Date of Patent: September 15, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Xinpeng Wang, Weihai Bu
  • Publication number: 20150187633
    Abstract: Semiconductor devices and fabrication methods are provided. First metal layers are provided in a substrate including a first region and a second region. An interlayer dielectric (ILD) layer formed over the substrate includes a top surface in the second region coplanar with a bottom of a trench in the ILD layer in the first region. Through-holes are formed in the ILD layer. A polymer layer fills the through-holes and the trench in ILD layer and covers top surface of ILD layer in both regions. The polymer layer is exposed and developed to form vias, each including an upper via in the polymer layer and a lower via in ILD layer. A second metal layer is formed to fill each via on a corresponding first metal layer in both regions. The polymer layer between adjacent second metal layers is removed to form air gaps in the second region.
    Type: Application
    Filed: November 3, 2014
    Publication date: July 2, 2015
    Inventors: XINPENG WANG, WEIHAI BU
  • Publication number: 20150145054
    Abstract: Various embodiments provide transistors and methods for forming the same. In an exemplary method, a substrate is provided, having a dummy gate structure including a dummy gate dielectric layer on the substrate and a dummy gate layer on the dummy gate dielectric layer. A dielectric layer is formed on the substrate and on sidewall surfaces of the dummy gate structure. A top surface of the dielectric layer is leveled with a top surface of the dummy gate structure. A barrier layer is formed on the dielectric layer for protecting the dielectric layer. The dummy gate layer and the dummy gate dielectric layer are removed, to form an opening in the dielectric layer without reducing a thickness of the dielectric layer. A gate dielectric layer is formed on sidewall surfaces and a bottom surface of the opening. A gate layer is formed on the gate dielectric layer to fill the opening.
    Type: Application
    Filed: May 28, 2014
    Publication date: May 28, 2015
    Applicant: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: WEIHAI BU, JIN KANG, YONG CHEN, XINPENG WANG
  • Publication number: 20140374916
    Abstract: A method for forming a through-substrate-via structure includes forming a via hole in a substrate, depositing a conductive material in the via hole, forming an annular groove in the substrate surrounding the conductive material, and depositing a dielectric material in the annular groove with overhang portions of the deposited dielectric material at a top surface of the groove forming an air gap in an interior portion of the groove.
    Type: Application
    Filed: December 31, 2013
    Publication date: December 25, 2014
    Applicant: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: WEIHAI BU, HANMING WU
  • Patent number: 8901675
    Abstract: A method is provided for fabricating a CMOS device. The method includes providing a semiconductor substrate having a first active region and a second active region. The method also includes forming a first trench on the first active region using a first barrier layer and a second substitute gate electrode layer to protect a gate region on the second active region, followed by forming a first work function layer and a first metal gate in the first trench. Further, the method includes forming a second trench on the second active region using a second barrier layer to protect the first metal gate structure, followed by forming a second work function layer and a second metal gate in the second trench.
    Type: Grant
    Filed: December 14, 2012
    Date of Patent: December 2, 2014
    Assignee: Semiconductor Manufacturing International Corp.
    Inventors: Weihai Bu, Wenbo Wang, Shaofeng Yu, Hanming Wu
  • Patent number: 8828814
    Abstract: A method is provided for fabricating an integrated semiconductor device. The method includes providing a semiconductor substrate having a first active region, a second active region and a plurality of isolation regions; forming a first gate dielectric layer on one surface of the semiconductor substrate; and forming a plurality of substituted gate electrodes, a layer of interlayer dielectric and sources/drains. The method also includes forming a first trench and a second trench; and covering the first gate dielectric layer on the bottom of the first trench. Further, the method includes removing the first dielectric layer on the bottom of the second trench; subsequently forming a second gate dielectric layer on the bottom of the second trench; and forming metal gates by filling the first trench and second trench using a high-K dielectric layer, followed by completely filling the first trench and the second trench using a gate metal layer.
    Type: Grant
    Filed: November 27, 2012
    Date of Patent: September 9, 2014
    Assignee: Semiconductor Manufacturing International Corp.
    Inventors: Wenbo Wang, Weihai Bu
  • Publication number: 20140110769
    Abstract: A semiconductor device fabrication method is provided in which recesses are formed at source/drain positions in the substrate, removable sidewalls are formed on side walls of the recess, and the recesses then are etched to form Sigma shaped recesses. Selective epitaxial growth of substantially un-doped SiGe in the Sigma shaped recesses is performed, and the Sigma shaped recesses close to the surface of the substrate can be protected from epitaxial growth by the removable sidewalls. Epitaxial growth of SiGe doped with a P-type impurity can be performed in the Sigma shaped recesses after removing the sidewalls.
    Type: Application
    Filed: August 28, 2013
    Publication date: April 24, 2014
    Applicant: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventor: WeiHai BU
  • Publication number: 20140015064
    Abstract: A method is provided for fabricating a CMOS device. The method includes providing a semiconductor substrate having a first active region and a second active region. The method also includes forming a first trench on the first active region using a first barrier layer and a second substitute gate electrode layer to protect a gate region on the second active region, followed by forming a first work function layer and a first metal gate in the first trench. Further, the method includes forming a second trench on the second active region using a second barrier layer to protect the first metal gate structure, followed by forming a second work function layer and a second metal gate in the second trench.
    Type: Application
    Filed: December 14, 2012
    Publication date: January 16, 2014
    Applicant: Semiconductor Manufacturing International Corp.
    Inventors: WEIHAI BU, WENBO WANG, SHAOFENG YU, HANMING WU
  • Publication number: 20140001540
    Abstract: A method is provided for fabricating an integrated semiconductor device. The method includes providing a semiconductor substrate having a first active region, a second active region and a plurality of isolation regions; forming a first gate dielectric layer on one surface of the semiconductor substrate; and forming a plurality of substituted gate electrodes, a layer of interlayer dielectric and sources/drains. The method also includes forming a first trench and a second trench; and covering the first gate dielectric layer on the bottom of the first trench. Further, the method includes removing the first dielectric layer on the bottom of the second trench; subsequently forming a second gate dielectric layer on the bottom of the second trench; and forming metal gates by filling the first trench and second trench using a high-K dielectric layer, followed by completely filling the first trench and the second trench using a gate metal layer.
    Type: Application
    Filed: November 27, 2012
    Publication date: January 2, 2014
    Applicant: SEMICONDUCTOR MANUFACTURING INTERNATIONAL CORP.
    Inventors: WENBO WANG, WEIHAI BU