Patents by Inventor WEN-HSUAN HSU

WEN-HSUAN HSU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240096834
    Abstract: A method is provided. The method includes determining a first bump map indicative of a first set of positions of bumps. The method includes determining, based upon the first bump map, a first plurality of bump densities associated with a plurality of regions of the first bump map. The method includes smoothing the first plurality of bump densities to determine a second plurality of bump densities associated with the plurality of regions of the first bump map. The method includes determining, based upon the second plurality of bump densities, a second bump map indicative of the first set of positions of the bumps and a set of sizes of the bumps.
    Type: Application
    Filed: March 27, 2023
    Publication date: March 21, 2024
    Inventors: Shih Hsuan HSU, Chan-Chung CHENG, Chun-Chen LIU, Cheng-Hung CHEN, Peng-Ren CHEN, Wen-Hao CHENG, Jong-l MOU
  • Patent number: 11451222
    Abstract: A reliability detection device includes a control circuit, oscillator circuits, and an output circuit. The control circuit is configured to generate enable signals according to a mode signal. The oscillator circuits output oscillating signals, in which each of the oscillator circuits is configured to generate a corresponding oscillating signal in the oscillating signals according to a switching signal when the mode signal has a first logic value, and generate the corresponding oscillating signal according to a corresponding enable signal in the enable signals when the mode signal has a second logic value, and the switching signal is associated with a functional circuit. The output circuit is configured to output a detection signal according to the oscillating signals when the mode signal has the second logic value, in which the detection signal is to indicate a reliability of the functional circuit.
    Type: Grant
    Filed: December 6, 2021
    Date of Patent: September 20, 2022
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Wen-Hsuan Hsu, Chun-Yi Kuo, Ying-Yen Chen
  • Publication number: 20220247399
    Abstract: A reliability detection device includes a control circuit, oscillator circuits, and an output circuit. The control circuit is configured to generate enable signals according to a mode signal. The oscillator circuits output oscillating signals, in which each of the oscillator circuits is configured to generate a corresponding oscillating signal in the oscillating signals according to a switching signal when the mode signal has a first logic value, and generate the corresponding oscillating signal according to a corresponding enable signal in the enable signals when the mode signal has a second logic value, and the switching signal is associated with a functional circuit. The output circuit is configured to output a detection signal according to the oscillating signals when the mode signal has the second logic value, in which the detection signal is to indicate a reliability of the functional circuit.
    Type: Application
    Filed: December 6, 2021
    Publication date: August 4, 2022
    Inventors: WEN-HSUAN HSU, CHUN-YI KUO, YING-YEN CHEN
  • Patent number: 10763836
    Abstract: Disclosed is a measuring circuit for quantizing variations in the operating speed of a target circuit. The measuring circuit includes: a signal generator configured to generate a predetermined signal; an adjustable delay circuit configured to generate a first and second delay signals according to the predetermined signal respectively; a signal detector configured to detect the first and second delay signals respectively and thereby generate a first and second detection results respectively; and a calibrating circuit configured to enable a first and second numbers of delay units of the adjustable delay circuit according to the first and second detection results respectively so as to make each of the delays respectively caused by the first and second numbers of delay units be less than a delay threshold, in which the first and second numbers relate to the operating speed of the target circuit operating in the first and second conditions respectively.
    Type: Grant
    Filed: September 27, 2019
    Date of Patent: September 1, 2020
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Chun-Yi Kuo, Ying-Yen Chen, Wen-Hsuan Hsu
  • Publication number: 20200212901
    Abstract: Disclosed is a measuring circuit for quantizing variations in the operating speed of a target circuit. The measuring circuit includes: a signal generator configured to generate a predetermined signal; an adjustable delay circuit configured to generate a first and second delay signals according to the predetermined signal respectively; a signal detector configured to detect the first and second delay signals respectively and thereby generate a first and second detection results respectively; and a calibrating circuit configured to enable a first and second numbers of delay units of the adjustable delay circuit according to the first and second detection results respectively so as to make each of the delays respectively caused by the first and second numbers of delay units be less than a delay threshold, in which the first and second numbers relate to the operating speed of the target circuit operating in the first and second conditions respectively.
    Type: Application
    Filed: September 27, 2019
    Publication date: July 2, 2020
    Inventors: CHUN-YI KUO, YING-YEN CHEN, WEN-HSUAN HSU
  • Publication number: 20200212900
    Abstract: Disclosed is a circuit operating speed detecting circuit configured to detect an operating speed of a target circuit during a monitor mode. The circuit operating speed detecting circuit includes a signal generator, an adjustable delay circuit, and a signal detector. During the monitor mode, the signal generator generates a predetermined signal in a current operating condition, the adjustable delay circuit generates a delay signal according to the predetermined signal in the current operating condition, and the signal detector detects the degree of delay of the delay signal in the current operating condition so as to generate a first result if the degree of delay is not greater than a predetermined threshold and generate a second result if the degree of delay is greater than the predetermined threshold, in which the first and the second results are related to the operating speed of the target circuit.
    Type: Application
    Filed: September 17, 2019
    Publication date: July 2, 2020
    Inventors: CHUN-YI KUO, WEN-HSUAN HSU, YING-YEN CHEN
  • Patent number: 10686433
    Abstract: Disclosed is a circuit operating speed detecting circuit configured to detect an operating speed of a target circuit during a monitor mode. The circuit operating speed detecting circuit includes a signal generator, an adjustable delay circuit, and a signal detector. During the monitor mode, the signal generator generates a predetermined signal in a current operating condition, the adjustable delay circuit generates a delay signal according to the predetermined signal in the current operating condition, and the signal detector detects the degree of delay of the delay signal in the current operating condition so as to generate a first result if the degree of delay is not greater than a predetermined threshold and generate a second result if the degree of delay is greater than the predetermined threshold, in which the first and the second results are related to the operating speed of the target circuit.
    Type: Grant
    Filed: September 17, 2019
    Date of Patent: June 16, 2020
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Chun-yi Kuo, Wen-Hsuan Hsu, Ying-Yen Chen
  • Patent number: 10496505
    Abstract: The present invention discloses an IC test method including the following steps: generating N test patterns; testing each of M chip(s) according to the N test patterns so as to generate N×M records of quiescent DC current (IDDQ) data; generating N reference values according to the N×M records, in which each of the N reference values is generated according to M record(s) of the N×M records, and the M record(s) and the reference value generated thereupon are related to the same one of the N test patterns; obtaining a reference order of the N test patterns according to the N reference values and a sorting rule; reordering the N×M records by the reference order so as to obtain reordered N×M records; generating an IDDQ range according to the reordered N×M records; and determining whether any of the M chip(s) is defective based on the IDDQ range.
    Type: Grant
    Filed: December 6, 2017
    Date of Patent: December 3, 2019
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Wen-Hsuan Hsu, Ying-Yen Chen, Cheng-Yan Wen, Chia-Tso Chao, Jih-Nung Lee
  • Publication number: 20180181477
    Abstract: The present invention discloses an IC test method including the following steps: generating N test patterns; testing each of M chip(s) according to the N test patterns so as to generate N×M records of quiescent DC current (IDDQ) data; generating N reference values according to the N×M records, in which each of the N reference values is generated according to M record(s) of the N×M records, and the M record(s) and the reference value generated thereupon are related to the same one of the N test patterns; obtaining a reference order of the N test patterns according to the N reference values and a sorting rule; reordering the N×M records by the reference order so as to obtain reordered N×M records; generating an IDDQ range according to the reordered N×M records; and determining whether any of the M chip(s) is defective based on the IDDQ range.
    Type: Application
    Filed: December 6, 2017
    Publication date: June 28, 2018
    Inventors: WEN-HSUAN HSU, YING-YEN CHEN, CHENG-YAN WEN, CHIA-TSO CHAO, JIH-NUNG LEE