Patents by Inventor Wensheng Deng

Wensheng Deng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230411208
    Abstract: Methods of forming semiconductor devices including an air gap extending through at least one metal layer, and the semiconductor device so formed, are disclosed. The air gap has a lower portion that contacts a silicide layer over a gate body of a transistor gate and has an inverted T-shape over the gate body. The air gap reduces the capacitance between a transistor gate in a device layer and adjacent wires and vias used to contact the source and drain of the transistor.
    Type: Application
    Filed: June 21, 2022
    Publication date: December 21, 2023
    Inventors: Wensheng Deng, Kemao Lin, Curtis Chun-I Hsieh, Wanbing Yi, Liu Xinfu, Rui Tze Toh, Yanxia Shao, Shucheng Yin, Jason Kin Wei Wong, Yung Fu Chong
  • Publication number: 20230403949
    Abstract: The disclosed subject matter relates generally to semiconductor devices. More particularly, the present disclosure relates to Hall effect devices integrated with junction transistors to achieve tunable parameters within the Hall effect devices. The present disclosure also relates to methods of forming the Hall effect devices.
    Type: Application
    Filed: June 8, 2022
    Publication date: December 14, 2023
    Inventors: XINFU LIU, WENSHENG DENG, JASON KIN WEI WONG, QIANQIAN MENG
  • Patent number: 9997393
    Abstract: Methods for fabricating integrated circuits are provided. In one example, a method includes depositing an ILD layer overlying a SOI substrate including a device structure and an isolation structure. The device structure is disposed on a semiconductor layer of the SOI substrate and includes a metal silicide region and the isolation structure extends through the semiconductor layer to a buried insulator layer of the SOI substrate. A patterned mask is used for etching through the ILD layer and forming a device contact opening that exposes the metal silicide region and a substrate contact opening that exposes the isolation structure. A device contact is formed in the device contact opening. The isolation structure and the buried insulator layer are etched through to extend the substrate contact opening to a support substrate of the SOI substrate. A substrate contact is formed in the substrate contact opening.
    Type: Grant
    Filed: June 7, 2017
    Date of Patent: June 12, 2018
    Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventors: Yuzhan Wang, Bo Yu, Zeng Wang, Wensheng Deng, Purakh Raj Verma