Patents by Inventor Wenzhe Luo
Wenzhe Luo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 7233868Abstract: A system and method for adaptively providing a power supply voltage. The system includes an input/output subsystem configured to receive a first voltage, an analog subsystem configured to receive a second voltage and coupled to the input/output subsystem, a first digital subsystem configured to receive a third voltage and coupled to the input/output subsystem, and a second digital subsystem configured to receive a fourth voltage and coupled to the input/output subsystem, the first digital subsystem, and the analog subsystem. Additionally, the system includes a first adaptive power supply configured to receive an input voltage and generate the third voltage, and a second adaptive power supply configured to receive the input voltage and generate the fourth voltage.Type: GrantFiled: October 13, 2005Date of Patent: June 19, 2007Assignee: Semiconductor Manufacturing International (Shanghai) CorporationInventors: Wenzhe Luo, Paul Ouyang, Feng Chen
-
Patent number: 7205839Abstract: An apparatus and method for generating differential signals. The apparatus includes a first operational amplifier receiving a first signal, a second operational amplifier receiving a second signal, and a first transistor. The first transistor includes a first gate, a first terminal, and a second terminal. Additionally, the apparatus includes a second transistor. The second transistor includes a second gate, a third terminal, and a fourth terminal. Moreover, the apparatus includes a first resistor coupled to the first terminal and the third terminal, and a second resistor coupled to the second terminal and the fourth terminal. Also, the apparatus includes a first current supplier coupled to the first terminal, a second current supplier coupled to the second terminal, a third current supplier coupled to the third terminal, and a fourth current supplier coupled to the fourth terminal.Type: GrantFiled: June 17, 2005Date of Patent: April 17, 2007Assignee: Semiconductor Manufacturing International (Shanghai) CorporationInventors: Wenzhe Luo, Paul Ouyang
-
Publication number: 20070080742Abstract: A system and method for providing a voltage. The system includes a first transistor including a first gate, a first terminal, and a second terminal. The first terminal is configured to receive a first predetermined voltage, and the first gate is configured to receive a first control signal. Additionally, the system includes a second transistor including a second gate, a third terminal, and a fourth terminal. The second gate is configured to receive a second control signal, the third terminal is biased to a second predetermined voltage, the second terminal and the fourth terminal are directly connected to a first node, and the first node is associated with a first voltage level. Moreover, the system includes a third transistor including a third gate, a fifth terminal, and a sixth terminal.Type: ApplicationFiled: November 16, 2005Publication date: April 12, 2007Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventors: Wenzhe Luo, Paul Ouyang
-
Patent number: 7196505Abstract: An apparatus and method for regulating voltage levels. The apparatus includes a first transistor and a second transistor coupled to the first transistor. The first transistor is configured to receive a reference voltage, and the second transistor is configured to receive a feedback voltage and generate a first voltage. The first voltage is associated with a difference between the reference voltage and the feedback voltage. Additionally, the apparatus includes a third transistor coupled to the second transistor and configured to receive the first voltage from the second transistor and generate an output voltage in response to at least the first voltage. Moreover, the apparatus includes a fourth transistor coupled to the third transistor and configured to receive the output voltage from the third transistor and generate the feedback voltage, and a first current generation system coupled to the fourth transistor through at least a node.Type: GrantFiled: February 17, 2005Date of Patent: March 27, 2007Assignee: Semiconductor Manufacturing International (Shanghai) CorporationInventors: Wenzhe Luo, Paul Ouyang
-
Publication number: 20070058084Abstract: A system and method for adaptively providing a power supply voltage. The system includes an oscillator configured to receive an output voltage and generate a firs signal. The first signal is associated with a first frequency and a first period. Additionally, the system includes a frequency comparator configured to receive the first signal associated with the first frequency and a second signal associated with a second frequency and to generate a third signal if the first frequency and the second frequency are not equal, and a voltage regulator coupled to the frequency comparator and configured to generate the output voltage based on at least information associated with the third signal. The output voltage is received by a powered system, and the powered system is configured to receive a clock signal associated with a clock frequency. The clock frequency is equal to the second frequency.Type: ApplicationFiled: October 13, 2005Publication date: March 15, 2007Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventors: Wenzhe Luo, Paul Ouyang, Feng Chen
-
Publication number: 20070061090Abstract: A system and method for adaptively providing a power supply voltage. The system includes an input/output subsystem configured to receive a first voltage, an analog subsystem configured to receive a second voltage and coupled to the input/output subsystem, a first digital subsystem configured to receive a third voltage and coupled to the input/output subsystem, and a second digital subsystem configured to receive a fourth voltage and coupled to the input/output subsystem, the first digital subsystem, and the analog subsystem. Additionally, the system includes a first adaptive power supply configured to receive an input voltage and generate the third voltage, and a second adaptive power supply configured to receive the input voltage and generate the fourth voltage.Type: ApplicationFiled: October 13, 2005Publication date: March 15, 2007Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventors: Wenzhe Luo, Paul Ouyang, Feng Chen
-
Patent number: 7190189Abstract: An apparatus and method for regulating voltage levels. The apparatus includes a first transistor and a second transistor. The first transistor and the second transistor are each coupled to a first current source and a second current source. Additionally, the apparatus includes a third transistor coupled to the second transistor and configured to receive a first voltage from the second transistor, and a fourth transistor configured to receive the first voltage from the second transistor and generate an output voltage. Moreover, the apparatus includes an adaptive system coupled to the fourth transistor. Also, the apparatus includes a delay system coupled to the third transistor and configured to receive a sensing current from the third transistor and generate a delayed current associated with a predetermined time delay. Additionally, the apparatus includes a current generation system.Type: GrantFiled: February 17, 2005Date of Patent: March 13, 2007Assignee: Semiconductor Manufacturing International (Shanghai) CorporationInventor: Wenzhe Luo
-
Patent number: 7180804Abstract: A system and method for sensing a current. The system includes an operational amplifier including a first input terminal, a second input terminal, and a first output terminal. The first input terminal is biased to a predetermined voltage, and the second input terminal and the first output terminal are directly connected. Additionally, the system includes a switch coupled to the first output terminal and a first node. The switch is controlled by at least a first control signal. Moreover, the system includes a comparator including a third input terminal, a fourth input terminal, and at least a second output terminal. The comparator is configured to receive a first input signal at the third input terminal and a second input signal at the fourth input terminal. The first input signal and the second input signal are associated with the first node and the predetermined voltage.Type: GrantFiled: October 17, 2005Date of Patent: February 20, 2007Assignee: Semiconductor Manufacturing International (Shanghai) CorporationInventors: Wenzhe Luo, Paul Ouyang
-
Patent number: 7162380Abstract: An apparatus and method for providing a reference voltage for regulating voltage levels. The apparatus includes a first voltage generation system configured to receive a first control signal and output a calibration voltage, a voltage adjustment system configured to receive the calibration voltage and a reference voltage and output a second control signal, and a second voltage generation system configured to receive the second control signal and output the reference voltage. The voltage adjustment system includes a latch system configured to receive a third control signal and a fourth control signal and output the first control signal.Type: GrantFiled: February 17, 2005Date of Patent: January 9, 2007Assignee: Semiconductor Manufacturing international (Shanghai) CorporationInventor: Wenzhe Luo
-
Publication number: 20060267686Abstract: An apparatus and method for generating differential signals. The apparatus includes a first operational amplifier receiving a first signal, a second operational amplifier receiving a second signal, and a first transistor. The first transistor includes a first gate, a first terminal, and a second terminal. Additionally, the apparatus includes a second transistor. The second transistor includes a second gate, a third terminal, and a fourth terminal. Moreover, the apparatus includes a first resistor coupled to the first terminal and the third terminal, and a second resistor coupled to the second terminal and the fourth terminal. Also, the apparatus includes a first current supplier coupled to the first terminal, a second current supplier coupled to the second terminal, a third current supplier coupled to the third terminal, and a fourth current supplier coupled to the fourth terminal.Type: ApplicationFiled: June 17, 2005Publication date: November 30, 2006Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventors: Wenzhe Luo, Paul Ouyang
-
Publication number: 20060238226Abstract: A baseband clock synthesizer having particular use in a BLUETOOTH piconet device, having the capability of generating either 12 MHz or 13 MHz clock signals generated from any reference clock signal, e.g., 12.00, 12.80, 13.00, 15.36, 16.80, 19.20, 19.44, 19.68, 19.80, and 26.00 MHz. A fractional-N frequency divider is implemented with a PLL including a variable divider allowing the use of virtually any reference frequency input to generate a locked 156 MHz clock signal used as a basis for a 12 MHz or 13 MHz baseband clock signal. A residue feedback sigma-delta modulator provides a varying integer sequence to an integer divider in a feedback path of the PLL, effectively allowing division by non-integer numbers in the PLL. Thus, the PLL can be referenced to virtually any reference clock and still provide a fixed output clock signal (e.g., 12 or 13 MHz).Type: ApplicationFiled: April 20, 2005Publication date: October 26, 2006Inventors: William Holland, Wenzhe Luo, Zhigang Ma, Dale Nelson, Harold Simmonds, Lizhong Sun, Xiangqun Sun
-
Publication number: 20060139018Abstract: An apparatus and method for regulating voltage levels. The apparatus includes a first transistor and a second transistor coupled to the first transistor. The first transistor is configured to receive a reference voltage, and the second transistor is configured to receive a feedback voltage and generate a first voltage. The first voltage is associated with a difference between the reference voltage and the feedback voltage. Additionally, the apparatus includes a third transistor coupled to the second transistor and configured to receive the first voltage from the second transistor and generate an output voltage in response to at least the first voltage. Moreover, the apparatus includes a fourth transistor coupled to the third transistor and configured to receive the output voltage from the third transistor and generate the feedback voltage, and a first current generation system coupled to the fourth transistor through at least a node.Type: ApplicationFiled: February 17, 2005Publication date: June 29, 2006Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventors: Wenzhe Luo, Paul Ouyang
-
Patent number: 7030801Abstract: An apparatus and method for converting an analog signal to a digital signal. The apparatus includes a plurality of capacitors. The plurality of capacitors includes at least a first capacitor, a second capacitor and a third capacitor. The first capacitor is associated with a first capacitance, a second capacitor is associated with a second capacitance, and a third capacitor is associated with a third capacitance. The first capacitance is substantially equal to the second capacitance, and the second capacitance is substantially equal to the third capacitance. Additionally, the apparatus includes a plurality of resistors. The plurality of resistors includes at least a first resistor and a second resistor. Moreover, the apparatus includes an operational amplifier.Type: GrantFiled: March 24, 2004Date of Patent: April 18, 2006Assignee: Semiconductor Manufacturing International (Shanghai) CorporationInventor: Wenzhe Luo
-
Publication number: 20060071706Abstract: An apparatus and method for providing a reference voltage for regulating voltage levels. The apparatus includes a first voltage generation system configured to receive a first control signal and output a calibration voltage, a voltage adjustment system configured to receive the calibration voltage and a reference voltage and output a second control signal, and a second voltage generation system configured to receive the second control signal and output the reference voltage. The voltage adjustment system includes a latch system configured to receive a third control signal and a fourth control signal and output the first control signal.Type: ApplicationFiled: February 17, 2005Publication date: April 6, 2006Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventor: Wenzhe Luo
-
Publication number: 20060055420Abstract: An apparatus and method for regulating voltage levels. The apparatus includes a first transistor and a second transistor. The first transistor and the second transistor are each coupled to a first current source and a second current source. Additionally, the apparatus includes a third transistor coupled to the second transistor and configured to receive a first voltage from the second transistor, and a fourth transistor configured to receive the first voltage from the second transistor and generate an output voltage. Moreover, the apparatus includes an adaptive system coupled to the fourth transistor. Also, the apparatus includes a delay system coupled to the third transistor and configured to receive a sensing current from the third transistor and generate a delayed current associated with a predetermined time delay. Additionally, the apparatus includes a current generation system.Type: ApplicationFiled: February 17, 2005Publication date: March 16, 2006Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventor: Wenzhe Luo
-
Patent number: 6993300Abstract: The present invention provides a baseband RF clock synthesizer having particular use in a BLUETOOTH piconet device, which has the capability of providing simple and accurate calibration of modulation path gain (KMOD) by introducing a dual-loop phase locked loop (PLL) in the RF clock signal synthesizer. The disclosed technique and apparatus controls the maximum frequency deviation by the difference of two locked frequencies, one frequency in each path of the dual-path PLL. Once the PLL is locked within some frequency error, the present technique and apparatus calibrates for the deviation of amplitude of the modulation due to the modulation path. Accordingly, modulation gain (KMOD) calibration is provided by adding an auxiliary loop to a PLL in an RF frequency synthesizer.Type: GrantFiled: April 25, 2002Date of Patent: January 31, 2006Assignee: Agere Systems Inc.Inventors: Wenzhe Luo, Zhigang Ma
-
Publication number: 20050206546Abstract: An apparatus and method for converting an analog signal to a digital signal. The apparatus includes a plurality of capacitors. The plurality of capacitors includes at least a first capacitor, a second capacitor and a third capacitor. The first capacitor is associated with a first capacitance, a second capacitor is associated with a second capacitance, and a third capacitor is associated with a third capacitance. The first capacitance is substantially equal to the second capacitance, and the second capacitance is substantially equal to the third capacitance. Additionally, the apparatus includes a plurality of resistors. The plurality of resistors includes at least a first resistor and a second resistor. Moreover, the apparatus includes an operational amplifier.Type: ApplicationFiled: March 24, 2004Publication date: September 22, 2005Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventor: Wenzhe Luo
-
Patent number: 6946884Abstract: A baseband clock synthesizer having particular use in a BLUETOOTH piconet device, having the capability of generating either 12 MHz or 13 MHz clock signals generated from any reference clock signal, e.g., 12.00, 12.80, 13.00, 15.36, 16.80, 19.20, 19.44, 19.68, 19.80, and 26.00 MHz. A fractional-N frequency divider is implemented with a PLL including a variable divider allowing the use of virtually any reference frequency input to generate a locked 156 MHz clock signal used as a basis for a 12 MHz or 13 MHz baseband clock signal. A residue feedback sigma-delta modulator provides a varying integer sequence to an integer divider in a feedback path of the PLL, effectively allowing division by non-integer numbers in the PLL. Thus, the PLL can be referenced to virtually any reference clock and still provide a fixed output clock signal (e.g., 12 or 13 MHz).Type: GrantFiled: April 25, 2002Date of Patent: September 20, 2005Assignee: Agere Systems Inc.Inventors: William Eric Holland, Wenzhe Luo, Zhigang Ma, Dale H. Nelson, Harold Thomas Simmonds, Lizhong Sun, Xiangqun Sun
-
Patent number: 6934524Abstract: A data-pattern feedback mechanism is introduced into the peak detection process of an automatic frequency compensation system in a Gaussian Frequency Shift Keying (GFSK) modulated system, providing fast and accurate fine-stage automatic frequency compensation (AFC). Maximum positive and negative peak registers are updated with new values as necessary based on detection during a sequence of identical binary bit values (e.g., during a “00” for detection of maximum negative peak frequency, or during a “11” for detection of maximum positive peak frequency), in a particular data frame. As soon as an initial value is determined for both the maximum positive and negative peak frequencies (e.g., after the first occurrence of a “11” and a “00”, in any order), fine-stage automatic frequency compensation can be initiated. Subsequent adjustments to the VCO of the local oscillator will further refine the frequency offset towards the ideal of zero.Type: GrantFiled: April 25, 2002Date of Patent: August 23, 2005Assignee: Agere Systems Inc.Inventors: Eric John Hansen, Wenzhe Luo, Zhigang Ma, Richard L. McDowell
-
Publication number: 20050054379Abstract: A cordless telephone which allows a user to play MP3 digital audio bit stream music, a video game, either alone or with a user of another cordless telephone, using the remote handset of a cordless telephone to control the functions of the MP3 player. The cordless telephone remains usable as a typical cordless telephone with all the features and conveniences of a cordless telephone including, but not limited to, connection of a telephone call between a calling party and a called party, caller ID information, voice messaging features, etc. MP3 digital audio bit stream music may be downloaded from a remote source through, e.g., the Internet and a PC.Type: ApplicationFiled: October 7, 2004Publication date: March 10, 2005Inventors: Qinghong Cao, Liang Jin, Wenzhe Luo, Jian Wu, Zhigang Ma