Patents by Inventor Wibo Daniel Van Noort

Wibo Daniel Van Noort has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8729652
    Abstract: The invention provides a semiconductor device (11) for radiation detection, which comprises a substrate region (1) of a substrate semiconductor material, such as silicon, and a detection region (3) at a surface of the semiconductor device (11), in which detection region (3) charge carriers of a first conductivity type, such as electrons, are generated and detected upon incidence of electromagnetic radiation (L) on the semiconductor device (11). The semiconductor device (11) further comprises a barrier region (2,5,14) of a barrier semiconductor material or an isolation material, which barrier region (2,5,14) is an obstacle between the substrate region (1) and the detection region (3) for charge carriers that are generated in the substrate region (1) by penetration of ionizing radiation (X), such as X-rays, into the substrate region (1).
    Type: Grant
    Filed: March 13, 2007
    Date of Patent: May 20, 2014
    Assignee: Trixell
    Inventors: Anco Heringa, Erik Jan Lous, Wibo Daniel Van Noort, Wilhelmus Cornelis Maria Peters, Joost Willem Christiaan Veltkamp
  • Patent number: 8653926
    Abstract: The present invention provides a semiconductor device comprising a plurality of layers, the semiconductor device comprising:—a substrate having a first major surface,—an inductive element fabricated on the first major surface of the substrate, the inductive element comprising at least one conductive line, and—a plurality of tilling structures in at least one layer, wherein the plurality of tilling structures are electrically connected together and are arranged in a geometrical pattern so as to substantially inhibit an inducement of an image current in the tilling structures by a current in the inductive element. It is an advantage of the above semiconductor device that, by using such tilling structures, an inductive element with improved quality factor is obtained. The present invention also provides a method for providing an inductive element in a semiconductor device comprising a plurality of layers.
    Type: Grant
    Filed: July 15, 2004
    Date of Patent: February 18, 2014
    Assignee: NXP B.V.
    Inventors: Celine Juliette Detcheverry, Wibo Daniel Van Noort
  • Patent number: 8294203
    Abstract: Electrically isolated, deep trench isolation (DTI) structures, are formed in a wafer, and a portion of the DTI structures are converted to electrically connected structures to provide a shielding function, or to provide connection to deep buried layers. In one aspect, DTI structures include a polysilicon filling over a liner layer disposed on the inner surface of a deep trench, the polysilicon is removed by isotropic etching, and the deep trench is re-filled with a conductive material. Alternatively, the polysilicon filling remains and a contact is formed to provide an electrical connection to the polysilicon. In another aspect, a deep trench is disposed in the wafer such that a lower portion thereof is located within a deep buried layer, and after the polysilicon is removed, an anisotropic etch removes a portion of the deep trench liner from the bottom of the deep trench, thereby allowing a tungsten deposition to make electrical contact with the deep buried layer.
    Type: Grant
    Filed: September 2, 2005
    Date of Patent: October 23, 2012
    Assignee: NXP B.V.
    Inventors: Wibo Daniel Van Noort, Peter Deixler
  • Publication number: 20110147884
    Abstract: Electrically isolated, deep trench isolation (DTI) structures, are formed in a wafer, and a portion of the DTI structures are converted to electrically connected structures to provide a shielding function, or to provide connection to deep buried layers. In one aspect, DTI structures include a polysilicon filling over a liner layer disposed on the inner surface of a deep trench, the polysilicon is removed by isotropic etching, and the deep trench is re-filled with a conductive material. Alternatively, the polysilicon filling remains and a contact is formed to provide an electrical connection to the polysilicon. In another aspect, a deep trench is disposed in the wafer such that a lower portion thereof is located within a deep buried layer, and after the polysilicon is removed, an anisotropic etch removes a portion of the deep trench liner from the bottom of the deep trench, thereby allowing a tungsten deposition to make electrical contact with the deep buried layer.
    Type: Application
    Filed: September 2, 2005
    Publication date: June 23, 2011
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Wibo Daniel Van Noort, Peter Deixler
  • Patent number: 7956399
    Abstract: The invention relates to a semiconductor device (10) with a substrate (11) and a semiconductor body (12) of silicon which comprises an active region (A) with a transistor (T) and a passive region (P) surrounding the active region (A) and which is provided with a buried conducting region (1) of a metallic material that is connected to a conductive region (2) of a metallic material sunken from the surface of the semiconductor body (12), by which the buried conductive region (1) is made electrically connectable at the surface of the semiconductor body (12). According to the invention, the buried conducting region (1) is made at the location of the active region (A) of the semiconductor body (12). In this way, a very low buried resistance can be locally created in the active region (A) in the semiconductor body (12), using a metallic material that has completely different crystallographic properties from the surrounding silicon. This is made possible by using a method according to the invention.
    Type: Grant
    Filed: June 22, 2006
    Date of Patent: June 7, 2011
    Assignee: NXP B.V.
    Inventors: Wibo Daniel Van Noort, Jan Sonsky, Philippe Meunier-Beillard, Erwin Hijzen
  • Patent number: 7741182
    Abstract: The invention provides a method of fabricating an extremely short-length dual-gate FET, using conventional semi-conductor processing techniques, with extremely small and reproducible fins with a pitch and a width that are both smaller than can be obtained with photolithographic techniques. On a protrusion (2) on a substrate (1), a first layer (3) and a second layer (4) are formed, after which the top surface of the protrusion (2) is exposed. A portion of the first layer (3) is selectively removed relative to the protrusion (2) and the second layer (4), thereby creating a fin (6) and a trench (5). Also a method is presented to form a plurality of fins (6) and trenches (5). The dual-gate FET is created by forming a gate electrode (7) in the trench(es) (5) and a source and drain region. Further a method is presented to fabricate an extremely short-length asymmetric dual-gate FET with two gate electrodes that can be biased separately.
    Type: Grant
    Filed: January 23, 2006
    Date of Patent: June 22, 2010
    Assignee: NXP B.V.
    Inventors: Wibo Daniel Van Noort, Franciscus Petrus Widdershoven, Radu Surdeanu
  • Publication number: 20100047987
    Abstract: The invention provides a method for fabricating a bipolar transistor applying a standard shallow trench isolation fabrication method to simultaneously form a vertical bipolar transistor (29) or a lateral bipolar transistor (49) in a first trench (5, 50) and a shallow trench isolation region (27, 270) in a second trench (7, 70). Further, the fabrication method may simultaneously form a vertical bipolar transistor (27) in the first trench (5, 50), a lateral bipolar transistor (49) in a third trench and a shallow trench isolation region (27, 270) in the second trench (7, 70).
    Type: Application
    Filed: April 24, 2006
    Publication date: February 25, 2010
    Applicant: NXP B.V.
    Inventors: Johannes Josephus Theodorus Marin Donkers, Erwin Hijzen, Wibo Daniel Van Noort
  • Patent number: 7659600
    Abstract: The invention relates to a semiconductor device (10) with a semiconductor body (1) comprising a high-ohmic semiconductor substrate (2) which is covered with a dielectric layer (3) containing charges, on which dielectric layer one or more passive electronic components (4) comprising conductor tracks (4) are present, and at the location of the passive elements (4) a semiconductor region (5) is present at the interface between the semiconductor substrate (2) and the dielectric layer (3, 4), a first conductivity-type conducting channel induced in the semiconductor substrate (2) by the charges being interrupted by, and at the location of, the semiconductor region (5). According to the invention, the semiconductor region (5) is monocrystalline and of a second conductivity type, opposite to the first conductivity type. In this way the charge of an induced channel is locally compensated by the charge of the semiconductor regions (5).
    Type: Grant
    Filed: April 12, 2005
    Date of Patent: February 9, 2010
    Assignee: NXP B.V.
    Inventor: Wibo Daniel Van Noort
  • Publication number: 20090096046
    Abstract: The invention provides a semiconductor device (11) for radiation detection, which comprises a substrate region (1) of a substrate semiconductor material, such as silicon, and a detection region (3) at a surface of the semiconductor device (11), in which detection region (3) charge carriers of a first conductivity type, such as electrons, are generated and detected upon incidence of electromagnetic radiation (L) on the semiconductor device (11). The semiconductor device (11) further comprises a barrier region (2,5,14) of a barrier semiconductor material or an isolation material, which barrier region (2,5,14) is an obstacle between the substrate region (1) and the detection region (3) for charge carriers that are generated in the substrate region (1) by penetration of ionizing radiation (X), such as X-rays, into the substrate region (1).
    Type: Application
    Filed: March 13, 2007
    Publication date: April 16, 2009
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Anco Heringa, Erik Jan Lous, Wibo Daniel Van Noort, Wilheimus Cornelis Maria Peters, Joost Willem Christiaan Veltkamp
  • Publication number: 20090096052
    Abstract: The invention provides a semiconductor device (11) for radiation detection in a semiconductor substrate (1) comprising a detection region (3), which detects charge carriers that are generated upon incidence of radiation (X, L) on the semiconductor device (11). The semiconductor device further (11) comprises a further detection region (13), which detects charge carriers that are generated upon incidence of radiation (X) on the semiconductor device (11). A shield (8, 18) extends over the further detection region (13), which prevents electromagnetic radiation (L) from entering the detection region (13). This way the invention provides a semiconductor device (11) for radiation detection in which the separation between the detection of electromagnetic radiation (L) and the detection of other radiation is improved.
    Type: Application
    Filed: March 9, 2007
    Publication date: April 16, 2009
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Anco Heringa, Johannes Albert Luijendijk, Joost Willem Christiaan Veltkamp, Wibo Daniel Van Noort
  • Publication number: 20080318375
    Abstract: The invention provides a method of fabricating an extremely short-length dual-gate FET, using conventional semi-conductor processing techniques, with extremely small and reproducible fins with a pitch and a width that are both smaller than can be obtained with photolithographic techniques. On a protrusion (2) on a substrate (1), a first layer (3) and a second layer (4) are formed, after which the top surface of the protrusion (2) is exposed. A portion of the first layer (3) is selectively removed relative to the protrusion (2) and the second layer (4), thereby creating a fin (6) and a trench (5). Also a method is presented to form a plurality of fins (6) and trenches (5). The dual-gate FET is created by forming a gate electrode (7) in the trench(es) (5) and a source and drain region. Further a method is presented to fabricate an extremely short-length asymmetric dual-gate FET with two gate electrodes that can be biased separately.
    Type: Application
    Filed: January 23, 2006
    Publication date: December 25, 2008
    Applicant: NXP B.V.
    Inventors: Wibo Daniel Van Noort, Franciscus Petrus Widdershoven, Radu Surdeanu
  • Publication number: 20080169527
    Abstract: The invention relates to a semiconductor device (10) with a semiconductor body (1) comprising a high-ohmic semiconductor substrate (2) which is covered with a dielectric layer (3) containing charges, on which dielectric layer one or more passive electronic components (4) comprising conductor tracks (4) are present, and at the location of the passive elements (4) a semiconductor region (5) is present at the interface between the semiconductor substrate (2) and the dielectric layer (3, 4), a first conductivity-type conducting channel induced in the semiconductor substrate (2) by the charges being interrupted by, and at the location of, the semiconductor region (5). According to the invention, the semiconductor region (5) is monocrystalline and of a second conductivity type, opposite to the first conductivity type. In this way the charge of an induced channel is locally compensated by the charge of the semiconductor regions (5).
    Type: Application
    Filed: April 12, 2005
    Publication date: July 17, 2008
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS
    Inventor: Wibo Daniel Van Noort
  • Patent number: 7381656
    Abstract: The invention relates to a method of manufacturing a semiconductor device comprising a substrate (1) and a semiconductor body (2) in which at least one semiconductor element is formed, wherein, in the semiconductor body (2), a semiconductor island (3) is formed by forming a first cavity (4) in the surface of the semiconductor body (2), the walls of said first cavity being covered with a first dielectric layer (6), after which, by means of underetching through the bottom of the cavity (4), a lateral part of the semiconductor body (2) is removed, thereby forming a cavity (20) in the semiconductor body (2) above which the semiconductor island (3) is formed, and wherein a second cavity (5) is formed in the surface of the semiconductor body (2), the walls of said second cavity being covered with a second dielectric layer, and one of the walls covered with said second dielectric layer forming a side wall of the semiconductor island (3).
    Type: Grant
    Filed: March 11, 2005
    Date of Patent: June 3, 2008
    Assignee: NXP B.V.
    Inventors: Wibo Daniel Van Noort, Eyup Aksen
  • Patent number: 7098530
    Abstract: The electronic device comprises a substrate (1) with a cavity (6) in which an active device (8) is present. On the first side (2) of the substrate an interconnect structure (17) extends over the cavity and the substrate. On the second side (3) of the substrate to which the cavity extends, a heat sink (23) is available. The device is particularly suitable for use at high frequencies, for instance higher than 2 GHz and under conditions of high dissipation.
    Type: Grant
    Filed: June 8, 2004
    Date of Patent: August 29, 2006
    Assignee: Koninklijke Philips Electronics, N.V.
    Inventors: Andreas Bernardus Maria Jansman, Ronald Dekker, Godefridus Andrianus Maria Hurkx, Wibo Daniel Van Noort, Antonius Lucien Adrianus Maria Kemmeren