Patents by Inventor William George Petefish

William George Petefish has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6184589
    Abstract: A constraining ring increases the modulus of an interconnect substrate to maintain flatness of the substrate. The constraining ring is made of materials selected to match the coefficient of thermal expansion of the substrate to that of the constraining ring. Circuit components including capacitors and resistors are formed on the constraining ring to provide enhanced electrical properties without adding to the size of the device.
    Type: Grant
    Filed: November 18, 1998
    Date of Patent: February 6, 2001
    Inventors: John J. Budnaitis, Paul J. Fischer, David A. Hanson, David B. Noddin, Mark F. Sylvester, William George Petefish
  • Patent number: 6027590
    Abstract: A method of minimizing warp and die stress in the production of an electronic assembly includes connecting one surface of a die to a package, and connecting an opposite surface of the die to a lid disposed over a constraining ring that is mounted to the package. The lid has a size, shape and coefficient of thermal expansion (CTE) selected to generate a bending moment that opposes bending moments resulting from connecting the die to the package.
    Type: Grant
    Filed: June 16, 1998
    Date of Patent: February 22, 2000
    Assignee: W. L. Gore & Associates, Inc.
    Inventors: Mark F. Sylvester, William George Petefish, Paul J. Fischer
  • Patent number: 6011697
    Abstract: A constraining ring increases the modulus of an interconnect substrate to maintain flatness of the substrate. The constraining ring is made of materials selected to match the coefficient of thermal expansion of the substrate to that of the constraining ring. Circuit components including capacitors and resistors are formed on the constraining ring to provide enhanced electrical properties without adding to the size of the device.
    Type: Grant
    Filed: November 18, 1998
    Date of Patent: January 4, 2000
    Assignee: W. L. Gore & Associates, Inc.
    Inventors: John J. Budnaitis, Paul J. Fischer, David A. Hanson, David B. Noddin, Mark F. Sylvester, William George Petefish
  • Patent number: 5882459
    Abstract: A method and apparatus are provided for aligning and laminating stiffeners to substrates in electrical circuits. Generally, this method includes placing a substrate within an alignment frame or tool; applying an adhesive on the substrate; placing a stiffener on the adhesive to form a chip package; applying sufficient pressure and heat to the package for a sufficient time to cure the adhesive. Another method of the present invention includes placing a substrate within an alignment tool or frame; applying an adhesive on the substrate within the alignment tool; placing a stiffener on the adhesive to form a package; applying sufficient heat and pressure to the package for a sufficient time to tack the stiffener to the substrate; removing the package from the alignment tool or frame; and heating the package for a sufficient time and temperature to cure the adhesive wherein the stiffener enhances rigidity of the package.
    Type: Grant
    Filed: November 8, 1996
    Date of Patent: March 16, 1999
    Assignee: W. L. Gore & Associates, Inc.
    Inventors: William George Petefish, Boydd Piper
  • Patent number: 5879787
    Abstract: A method of making a laminated structure includes forming a first lamination having first and second conductive layers having inner and outer surfaces and being spaced apart by a dielectric layer, drilling through the first conductive layer and dielectric layer to form a blind via having a bottom coexistent with the inner surface of the second conductive layer, plating the blind via with a conductive material, and patterning the second conductive layer to form at least one contact pad over the blind via.
    Type: Grant
    Filed: November 8, 1996
    Date of Patent: March 9, 1999
    Assignee: W. L. Gore & Associates, Inc.
    Inventor: William George Petefish
  • Patent number: 5879786
    Abstract: A constraining ring increases the modulus of an interconnect substrate to maintain flatness of the substrate. The constraining ring is made of materials selected to match the coefficient of thermal expansion of the substrate to that of the constraining ring. Circuit components including capacitors and resistors are formed on the constraining ring to provide enhanced electrical properties without adding to the size of the device.
    Type: Grant
    Filed: November 8, 1996
    Date of Patent: March 9, 1999
    Assignee: W. L. Gore & Associates, Inc.
    Inventors: John J. Budnaitis, Paul J. Fischer, David A. Hanson, David B. Noddin, Mark F. Sylvester, William George Petefish
  • Patent number: 5868887
    Abstract: A method of minimizing warp and die stress in the production of an electronic assembly includes connecting one surface of a die to a package, and connecting an opposite surface of the die to a lid disposed over a constraining ring that is mounted to the package. The lid has a size, shape and coefficient of thermal expansion (CTE) selected to generate a bending moment that opposes bending moments resulting from connecting the die to the package.
    Type: Grant
    Filed: November 8, 1996
    Date of Patent: February 9, 1999
    Assignee: W. L. Gore & Associates, Inc.
    Inventors: Mark F. Sylvester, William George Petefish, Paul J. Fischer
  • Patent number: 5853517
    Abstract: A method and apparatus are provided for coining solder balls on an organic electrical circuit package. Generally, this method includes placing a slug on one or more of the solder balls; and applying sufficient pressure for a sufficient period of time on the slug to flatten the surface of the solder balls so as to form planar solder coins. The apparatus includes a press; a ram attached to the press; a platform for receiving the package and a slug placed upon the solder balls.
    Type: Grant
    Filed: November 8, 1996
    Date of Patent: December 29, 1998
    Assignee: W. L. Gore & Associates, Inc.
    Inventors: William George Petefish, Boydd Piper, Thomas E. Walker
  • Patent number: 5701032
    Abstract: An integrated circuit package for housing an integrated circuit (IC) chip and providing electrical connectivity of data signals and voltage signals between the IC chip and an electronic component includes a substrate, an IC chip affixed to the substrate and at least three conductive layers on the substrate. The three conductive layers include at least a first voltage layer adjacent to the substrate for providing a first reference voltage signal (i.e., ground) to the IC chip, a second voltage layer for providing a second reference voltage signal (i.e., power) to the IC chip, and a signal layer. To maximize speed and minimize complexing all of the data signals to the IC chip are routed on the signal layer. The power and ground layers are closely coupled and separated by a dielectric layer having a relatively high dielectric constant for providing significant decoupling capacitance. A low dielectric layer is provided for separating the power layer from the signal layer.
    Type: Grant
    Filed: November 2, 1995
    Date of Patent: December 23, 1997
    Assignee: W. L. Gore & Associates, Inc.
    Inventors: Paul James Fischer, William George Petefish