Patents by Inventor William L. Quackenbush

William L. Quackenbush has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6181708
    Abstract: A lossless arbitration scheme combines IEEE 802.3 compliant Medium Access Controllers (MACs) with a centralized arbiter and out of band access control signaling to achieve a spatially confined LAN that looks to attached devices like an IEEE 802.3 LAN, but has no bandwidth loss due to collisions, no excessive collisions and greater short term access fairness than standard Carrier Sense Multiple Access with Collision Detection (CSMA/CD) LANs. Two such spatially confined LANs are combined with an IEEE 802.3 compatible full-duplex point to point link to provide communication between two spatially confined groups of devices without bridges and buffering even when the separation of the groups is not spatially confined.
    Type: Grant
    Filed: December 30, 1997
    Date of Patent: January 30, 2001
    Assignee: Cisco Technology, Inc.
    Inventors: William L. Quackenbush, Hon Wah Chin, Roland G. Chan
  • Patent number: 6163824
    Abstract: A pluggable port adapter is used for connecting PCI devices to a host system through a PCI local bus while also adding functionality to the host system. The port adapter communicates with the host system through a port adapter/host interface that includes the PCI local bus and an auxiliary bus. The auxiliary bus is used for controlling the additional circuitry on the port adapter. A PROM on the adapter card is used for identifying the port adapter type, serial number and hardware revision. The auxiliary bus is used for conducting JTAG testing and is used by the host system to program logic devices on the port adapter. The logic devices can be reprogrammed in the field by the host system to repair bugs and to enhance performance and/or functionality. A power control circuit on the port adapter is controlled by the auxiliary bus for conducting hot swap operations.
    Type: Grant
    Filed: August 10, 1998
    Date of Patent: December 19, 2000
    Assignee: Cisco Technology, Inc.
    Inventors: William L. Quackenbush, Charles J. Naegeli, David J. Tsiang, John T. Chapman, Glenn Lee
  • Patent number: 5793987
    Abstract: A pluggable port adapter is used for connecting PCI devices to a host system through a PCI local bus while also adding functionality to the host system. The port adapter communicates with the host system through a port adapter/host interface that includes the PCI local bus and an auxiliary bus. The auxiliary bus is used for controlling the additional circuitry on the port adapter. A PROM on the adapter card is used for identifying the port adapter type, serial number and hardware revision. The auxiliary bus is used for conducting JTAG testing and is used by the host system to program logic devices on the port adapter. The logic devices can be reprogrammed in the field by the host system to repair bugs and to enhance performance and/or functionality. A power control circuit on the port adapter is controlled by the auxiliary bus for conducting hot swap operations.
    Type: Grant
    Filed: July 22, 1996
    Date of Patent: August 11, 1998
    Assignee: Cisco Systems, Inc.
    Inventors: William L. Quackenbush, Charles J. Naegeli, David J. Tsiang, John T. Chapman, Glenn Lee
  • Patent number: 4390944
    Abstract: Circuitry for affording access to a common passive bus by a plurality of computer devices connected to the bus. Each of the devices is provided with the circuitry, which operates in three sequential phases: a bus request phase, an address phase and a data transfer phase. Circuitry interconnecting the bus connections for permitting a device to initiate the bus request phase only if all devices superior to it are not in the bus request phase thereby establishing a priority ranking among the devices. The circuitry also includes a call back system wherein if a given device is unready to receive data when addressed by a source device, such device will, when it is ready, call back the source device that was previously and unsuccessfully attempting to transfer data to it.
    Type: Grant
    Filed: May 13, 1980
    Date of Patent: June 28, 1983
    Assignee: BTI Computer Systems
    Inventors: William L. Quackenbush, Stephen C. Porter, William P. Cargile