Patents by Inventor William L. Stahl, Jr.

William L. Stahl, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4594661
    Abstract: A microword control system is provided for producing the sequences of microwords used to control the execution of processor instructions in a microprogrammed digital data processor. This microword control system includes a plurality of programmable logic array mechanisms responsive to the processor instruction to be executed for individually producing different ones of the microwords needed to execute such instruction. This microword control system also includes microword-responsive control circuitry for controlling the operation of the data processor. This microword control system further includes multiplexing circuitry for supplying microwords from different ones of the programmable logic array mechanisms to the control circuitry during different time intervals.
    Type: Grant
    Filed: February 22, 1982
    Date of Patent: June 10, 1986
    Assignee: International Business Machines Corp.
    Inventors: Victor S. Moore, Gerard A. Veneski, Tony E. Parker, Joseph C. Rhodes, Jr., Wayne R. Kraft, William L. Stahl, Jr.
  • Patent number: 4583193
    Abstract: An integrated circuit mechanism is provided for coupling the separate sets of output lines from a plurality of programmable logic arrays to the same set of bus lines of plural-line signal transfer bus. This coupling mechanism includes precharge circuitry for precharging each of the bus lines during a first time interval. This coupling mechanism also includes a separate strobe signal line for each programmable logic array and circuitry for activating one of the strobe signal lines during a second time interval for selecting a particular programmable logic array. This coupling mechanism further includes a separate output buffer for each programmable logic array. Each such output buffer includes a plurality of buffer stages for individually coupling the different ones of the programmable logic array output lines to their respective bus lines.
    Type: Grant
    Filed: February 22, 1982
    Date of Patent: April 15, 1986
    Assignee: International Business Machines Corp.
    Inventors: Wayne R. Kraft, Moises Cases, William L. Stahl, Jr., Nandor G. Thoma, Virgil D. Wyatt
  • Patent number: 4531068
    Abstract: A tristate driver circuit is provided on an integrated circuit chip for driving a bus line or signal line located off of the chip. This circuit very rapidly charges the bus line or signal line to positive voltage level each time and just before it switches to its tristate or high impedance output condition. This eliminates the need for a pull-up resistor or pull-up transistor to be connected to the off-chip bus line or signal line.
    Type: Grant
    Filed: September 19, 1983
    Date of Patent: July 23, 1985
    Assignee: International Business Machines Corporation
    Inventors: Wayne R. Kraft, Victor S. Moore, William L. Stahl, Jr., Nandor G. Thoma
  • Patent number: 4509114
    Abstract: A microword control mechanism is provided for producing the sequences of microwords used to control the execution of processor instructions in a microprogrammed data processor. This microword control mechanism includes circuitry (15, 20) responsive to a processor instruction to be executed for providing an instruction dependent signal uniquely representative of such instruction. This microword control mechanism also includes sequence counter circuitry (18) for supplying a sequence of number signals. This microword control mechanism further includes a programmable logic array (17) responsive to the instruction dependent signal and to the sequence of number signals for producing a sequence of microwords needed to execute the processor instruction.
    Type: Grant
    Filed: February 22, 1982
    Date of Patent: April 2, 1985
    Assignee: International Business Machines Corporation
    Inventors: Joel C. Leininger, Victor S. Moore, William L. Stahl, Jr.
  • Patent number: 4500800
    Abstract: As a specific improvement to a previously known PLA (Programmed Logic Array) structure, formed by FET devices in serially chained charge transfer circuits, the presently disclosed "modified" PLA structure comprises a combination of: (a) level shifting circuitry, integrated into bit partitioning stages of the known structure, for reducing voltage swings in the outputs of those stages and thereby reducing spurious couplings to the following AND array stage as well as decreasing operational delays of the latter stage; (b) discrete capacitance, added at the output end of the OR array stage of the known structure, for sustaining and reinforcing charge conditions accumulated in that stage prior to readout (validation clocking) of that stage; and (c) a source of time related clocking functions coupled to stages of the modified structure, with the timing relationships selected so as to reduce operational delays of the entire structure while improving its integrity of operation.
    Type: Grant
    Filed: August 30, 1982
    Date of Patent: February 19, 1985
    Assignee: International Business Machines Corporation
    Inventors: Moises Cases, Wayne R. Kraft, William L. Stahl, Jr., Nandor G. Thoma
  • Patent number: 4488067
    Abstract: Improved tristate control circuitry is provided for a driver circuit formed on an integrated circuit chip. A parallel-connected combination of a depletion mode transistor and an enhancement mode transistor is connected in series in the voltage supply path for the driver circuit for controlling whether the driver circuit is in an active mode or a standby mode by controlling the supplying of operating voltage thereto. A further enhancement mode transistor provides a shunting action between the driver circuit side of the parallel-connected transistors and circuit ground to further aid in the control of the driver circuit operating mode.
    Type: Grant
    Filed: September 19, 1983
    Date of Patent: December 11, 1984
    Assignee: International Business Machines Corporation
    Inventors: Wayne R. Kraft, Victor S. Moore, William L. Stahl, Jr., Nandor G. Thoma
  • Patent number: 4395646
    Abstract: A logic performing cell for use in array structures is provided which allows greater density fabrication in integrated circuits and reduces operational delays. The array has a plurality of output lines intercepted by a plurality of orthogonally oriented input lines, with elements in the form of a three terminal device located at each of the intersections of the input and output lines so that logical functions are performed on interrogation signals placed on the input lines and the responses thereto placed on the output lines. The three terminal device transfer gates are connected in groups of series strings which are connected in parallel to a recombination line. These groups of series connected transfer gates comprise a programmed mix of enhancement and depletion devices. Each logic function of each group of transfer gates establishes an output which, when coupled to the recombining output circuit line, provides an overall logic function for the logic performing cell.
    Type: Grant
    Filed: November 3, 1980
    Date of Patent: July 26, 1983
    Assignee: International Business Machines Corp.
    Inventors: Moises Cases, Wayne R. Kraft, Victor S. Moore, William L. Stahl, Jr., Nandor G. Thoma
  • Patent number: 4354228
    Abstract: A processor is provided that is fabricated on a single semiconductor substrate. The processor includes an AND array for receiving program instructions from input sources external of the processor and for generating product signals. An OR array is provided and interconnected to the AND array for receiving the product signals and for generating a plurality of control signals. A register array receives ones of the plurality of control signals and transfers data between the processor and data sources external of the processor. An arithmetic and logic unit array is also provided on the semiconductor substrate and interconnected to the register array and the OR array for executing operations on data received from the register array in accordance with ones of the plurality of control signals to generate output data.
    Type: Grant
    Filed: December 20, 1979
    Date of Patent: October 12, 1982
    Assignee: International Business Machines Corporation
    Inventors: Victor S. Moore, Wayne R. Kraft, Joseph C. Rhodes, Jr., William L. Stahl, Jr.