Patents by Inventor William R. Dachtera

William R. Dachtera has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6992917
    Abstract: An integrated circuit (IC), random access memory on an IC and method of neutralizing device floating body effects. A floating body effect monitor monitors circuit/array activity and selectively provides an indication of floating body effect manifestation from inactivity, including the lapse of time since the most recent activity or memory access. A pulse generator generates a neutralization pulse in response to an indication of inactivity. A neutralization pulse distribution circuit passes the neutralization pulse to blocks in the circuit path or to array cells.
    Type: Grant
    Filed: December 15, 2003
    Date of Patent: January 31, 2006
    Assignee: International Business Machines Corporation
    Inventors: William R. Dachtera, Louis L. Hsu, Rajiv V. Joshi
  • Patent number: 6815282
    Abstract: Silicon on insulator (SOI) field effect transistors (FET) with a shared body contact, a SRAM cell and array including the SOI FETs and the method of forming the SOI FETs. The SRAM cell has a hybrid SOI/bulk structure wherein the source/drain diffusions do not penetrate to the underlying insulator layer, resulting in a FET in the surface of an SOI layer with a body or substrate contact formed at a shared contact. FETs are formed on SOI silicon islands located on a BOX layer and isolated by shallow trench isolation (STI). NFET islands in the SRAM cells include a body contact to a P-type diffusion in the NFET island. Each NFET in the SRAM cells include at least one shallow source/drain diffusion that is shallower than the island thickness. A path remains under the shallow diffusions between NFET channels and the body contact. The P-type body contact diffusion is a deep diffusion, the full thickness of the island. Bit line diffusions shared by SRAM cells on adjacent wordlines may be deep diffusions.
    Type: Grant
    Filed: June 12, 2003
    Date of Patent: November 9, 2004
    Assignee: International Business Machines Corp.
    Inventors: William R. Dachtera, Rajiv V. Joshi, Werner A. Rausch
  • Publication number: 20030218198
    Abstract: Silicon on insulator (SOI) field effect transistors (FET) with a shared body contact, a SRAM cell and array including the SOI FETs and the method of forming the SOI FETs. The SRAM cell has a hybrid SOI/bulk structure wherein the source/drain diffusions do not penetrate to the underlying insulator layer, resulting in a FET in the surface of an SOI layer with a body or substrate contact formed at a shared contact. FETs are formed on SOI silicon islands located on a BOX layer and isolated by shallow trench isolation (STI). NFET islands in the SRAM cells include a body contact to a P-type diffusion in the NFET island. Each NFET in the SRAM cells include at least one shallow source/drain diffusion that is shallower than the island thickness. A path remains under the shallow diffusions between NFET channels and the body contact. The P-type body contact diffusion is a deep diffusion, the full thickness of the island. Bit line diffusions shared by SRAM cells on adjacent wordlines may be deep diffusions.
    Type: Application
    Filed: June 12, 2003
    Publication date: November 27, 2003
    Applicant: International Business Machines Corporation
    Inventors: William R. Dachtera, Rajiv V. Joshi, Werner A. Rausch
  • Patent number: 6624459
    Abstract: Silicon on insulator (SOI) field effect transistors (FET) with a shared body contact, a SRAM cell and array including the SOI FETs and the method of forming the SOI FETs. The SRAM cell has a hybrid SOI/bulk structure wherein the source/drain diffusions do not penetrate to the underlying insulator layer, resulting in a FET in the surface of an SOI layer with a body or substrate contact formed at a shared contact. FETs are formed on SOI silicon islands located on a BOX layer and isolated by shallow trench isolation (STI). NFET islands in the SRAM cells include a body contact to a P-type diffusion in the NFET island. Each NFET in the SRAM cells include at least one shallow source/drain diffusion that is shallower than the island thickness. A path remains under the shallow diffusions between NFET channels and the body contact. The P-type body contact diffusion is a deep diffusion, the full thickness of the island. Bit line diffusions shared by SRAM cells on adjacent wordlines may be deep diffusions.
    Type: Grant
    Filed: April 12, 2000
    Date of Patent: September 23, 2003
    Assignee: International Business Machines Corp.
    Inventors: William R. Dachtera, Rajiv V. Joshi, Werner A. Rausch
  • Patent number: 5239506
    Abstract: A latch and driver circuit is disclosed for use in reading out data from a random access memory cell. The invention, which may be implemented in BICMOS technology, accomplishes high-speed asynchronous latching, level translation and output driving operations. The invention includes a latch and at least one output driver coupled in parallel to a latch driver.
    Type: Grant
    Filed: February 4, 1991
    Date of Patent: August 24, 1993
    Assignee: International Business Machines Corporation
    Inventors: William R. Dachtera, Leonard C. Ritchie, Arthur D. Tuminaro
  • Patent number: 4127899
    Abstract: A memory array comprising a matrix of cells each of which includes a pair of bipolar transistor inverters. The collector loads of the inverters are commonly connected to a first constant voltage buss. The emitters of the transistors are commonly connected through a second resistor to a second constant voltage buss. Separate writing and reading circuits are provided for each cell in the array so that array cells can be written into and read from simultaneously.
    Type: Grant
    Filed: December 5, 1977
    Date of Patent: November 28, 1978
    Assignee: International Business Machines Corporation
    Inventor: William R. Dachtera