Patents by Inventor Winson Shao

Winson Shao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170330843
    Abstract: An advanced moisture resistant structure of compound semiconductor integrated circuit comprises a compound semiconductor substrate, a compound semiconductor epitaxial structure, a compound semiconductor integrated circuit and a moisture barrier layer. The compound semiconductor epitaxial structure is formed on the compound semiconductor substrate. The compound semiconductor integrated circuit is foimed on the compound semiconductor epitaxial structure. The moisture barrier layer is formed on the compound semiconductor integrated circuit. The moisture barrier layer is made of A12O3. The thickness of the moisture barrier layer is greater than or equal to 400 ? and less than or equal to 1000 ? so as to enhance the moisture resistant ability of the compound semiconductor integrated circuit.
    Type: Application
    Filed: August 22, 2016
    Publication date: November 16, 2017
    Inventors: Chang Hwang Hua, Winson Shao
  • Publication number: 20170194451
    Abstract: A Schottky barrier semiconductor device having a nanoscale film interface comprises a Schottky barrier layer and a metal electrode; wherein a nanoscale film interface layer is formed on a top surface of the Schottky barrier layer, a thickness of the nanoscale film interface layer is greater than 3 ? and smaller than 20 ?, the nanoscale film interface layer is made of at least one oxide; the metal electrode is formed on the nanoscale film interface layer and contacted with the nanoscale film interface layer.
    Type: Application
    Filed: April 26, 2016
    Publication date: July 6, 2017
    Inventors: Chang-Hwang HUA, Winson SHAO
  • Publication number: 20150318342
    Abstract: A high breakdown voltage metal-insulator-metal capacitor for compound semiconductor integrated circuit comprises a substrate, an isolation layer, a first metal layer, a dielectric layer, an adhesion layer and a second metal layer. The dielectric layer is formed by alternately stacking plural HfO2 layers and plural SiO2 layers. The thickness of each layer of the plural HfO2 layers is between 30 ? to 100 ? so as to reduce the leakage current, enhance the breakdown voltage and increase the capacitance density of each layer of the plural HfO2 layers. And the total thickness of the dielectric layer is thicker than 500 ? such that the breakdown voltage of the capacitor is higher than 50V.
    Type: Application
    Filed: July 17, 2014
    Publication date: November 5, 2015
    Inventors: Chang-Hwang HUA, Winson SHAO, Ben HSU, Wen CHU
  • Patent number: 9178007
    Abstract: A high breakdown voltage metal-insulator-metal capacitor for compound semiconductor integrated circuit comprises a substrate, an isolation layer, a first metal layer, a dielectric layer, an adhesion layer and a second metal layer. The dielectric layer is formed by alternately stacking plural HfO2 layers and plural SiO2 layers. The thickness of each layer of the plural HfO2 layers is between 30 ? to 100 ? so as to reduce the leakage current, enhance the breakdown voltage and increase the capacitance density of each layer of the plural HfO2 layers. And the total thickness of the dielectric layer is thicker than 500 ? such that the breakdown voltage of the capacitor is higher than 50 V.
    Type: Grant
    Filed: July 17, 2014
    Date of Patent: November 3, 2015
    Assignee: WIN SEMICONDUCTORS CORP.
    Inventors: Chang-Hwang Hua, Winson Shao, Ben Hsu, Wen Chu
  • Patent number: 8911551
    Abstract: An electroless plating apparatus and method designed specifically for plating at least one semiconductor wafer are disclosed. The apparatus comprises a container, a wafer holder, an electrolyte supplying unit, and an ultrasonic-vibration unit. The container is provided with at least an inlet and used for containing electrolyte. The wafer holder is provided within the container. The electrolyte supplying unit is used to supply the electrolyte into the container via the inlet. The ultrasonic-vibration unit consisting of at least one frequency ultrasonic transducer is disposed in the container for producing a uniform flow of electrolyte in the container. Thereby, the wafers can be uniformly plated, especially for wafers with fine via-holes or trench structures.
    Type: Grant
    Filed: August 2, 2011
    Date of Patent: December 16, 2014
    Assignee: Win Semiconductor Corp.
    Inventors: Jason Chen, Nakano Liu, Winson Shao, Wen Chu, Chang-Hwang Hua
  • Publication number: 20130034959
    Abstract: An electroless plating apparatus and method designed specifically for plating at least one semiconductor wafer are disclosed. The apparatus comprises a container, a wafer holder, an electrolyte supplying unit, and an ultrasonic-vibration unit. The container is provided with at least an inlet and used for containing electrolyte. The wafer holder is provided within the container. The electrolyte supplying unit is used to supply the electrolyte into the container via the inlet. The ultrasonic-vibration unit consisting of at least one frequency ultrasonic transducer is disposed in the container for producing a uniform flow of electrolyte in the container. Thereby, the wafers can be uniformly plated, especially for wafers with fine via-holes or trench structures.
    Type: Application
    Filed: August 2, 2011
    Publication date: February 7, 2013
    Inventors: Jason CHEN, Nakano Liu, Winson Shao, Wen Chu, Chang-Hwang Hua