Patents by Inventor Won-Il Bae

Won-Il Bae has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10423483
    Abstract: A method of operating a semiconductor memory device including a memory cell array and an error correction circuit is provided as follows. A write command, main data and an address are received from a memory controller. An error correction data unit is provided to the error correction circuit. The error correction data unit includes the main data. At least one parity bit is generated based on the error correction data unit. A write operation is performed, in response to the write command, on a target page selected by the address so that the at least one parity bit and the main data are written to the target page and the at least one parity data is written later than the main data to the target page.
    Type: Grant
    Filed: November 10, 2016
    Date of Patent: September 24, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Won-Il Bae
  • Patent number: 10229900
    Abstract: A semiconductor memory device includes a memory structure including a first integrated circuit chip and a plurality of second integrated circuit chips stacked on each other, the first integrated circuit chip is interposed between a pair of the plurality of second integrated circuit chips, an interface unit disposed on the first integrated circuit chip, the memory structure is connected to a third circuit through the interface unit, and the interface unit transfers operation signals to the first integrated circuit chip and the plurality of second integrated circuit chips, at least one inter-chip interconnector connected with the interface unit and the first integrated circuit chip and the plurality of second integrated circuit chips, and an external interconnector connected with the interface unit and the third circuit.
    Type: Grant
    Filed: September 1, 2017
    Date of Patent: March 12, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jong-Wan Kim, Sung-Chul Park, Won-Il Bae
  • Publication number: 20180158809
    Abstract: A semiconductor memory device includes a memory structure including a first integrated circuit chip and a plurality of second integrated circuit chips stacked on each other, the first integrated circuit chip is interposed between a pair of the plurality of second integrated circuit chips, an interface unit disposed on the first integrated circuit chip, the memory structure is connected to a third circuit through the interface unit, and the interface unit transfers operation signals to the first integrated circuit chip and the plurality of second integrated circuit chips, at least one inter-chip interconnector connected with the interface unit and the first integrated circuit chip and the plurality of second integrated circuit chips, and an external interconnector connected with the interface unit and the third circuit.
    Type: Application
    Filed: September 1, 2017
    Publication date: June 7, 2018
    Inventors: Jong-Wan Kim, Sung-Chul Park, Won-Il Bae
  • Publication number: 20170147434
    Abstract: A method of operating a semiconductor memory device including a memory cell array and an error correction circuit is provided as follows. A write command, main data and an address are received from a memory controller. An error correction data unit is provided to the error correction circuit. The error correction data unit includes the main data. At least one parity bit is generated based on the error correction data unit. A write operation is performed, in response to the write command, on a target page selected by the address so that the at least one parity bit and the main data are written to the target page and the at least one parity data is written later than the main data to the target page.
    Type: Application
    Filed: November 10, 2016
    Publication date: May 25, 2017
    Inventor: WON-IL BAE
  • Patent number: 9589674
    Abstract: In a method of operating a memory device, a command and a first address from a memory controller are received. A read code word including a first set of data corresponding to the first address, a second set of data corresponding to a second address and a read parity data is read from a memory cell array of the memory device. Corrected data are generated by operating error checking and correction (ECC) using an ECC circuit based on the read cord word.
    Type: Grant
    Filed: June 16, 2014
    Date of Patent: March 7, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jong-Pil Son, Young-Soo Sohn, Uk-Song Kang, Chul-Woo Park, Jung-Hwan Choi, Won-Il Bae, Kyo-Min Sohn
  • Patent number: 9171605
    Abstract: Provided is a method of detecting a concentrated address of a semiconductor device using an n-bit address. The method includes dividing the n-bit address into k groups, wherein each of n and k is an integer equal to or greater than 2, for each group of the k groups, detecting one or more concentrated sub addresses corresponding to the group, and generating at least one concentrated address by combining the one or more concentrated sub addresses for the k groups.
    Type: Grant
    Filed: December 11, 2013
    Date of Patent: October 27, 2015
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-Sik Kim, Won-Il Bae, Myeong-O Kim, Min-Soo Kim, Ho-Seok Seol, Min-Sang Park, Kyo-Min Sohn, Chi-Hwan Lee, Sang-Joon Hwang
  • Publication number: 20150067448
    Abstract: In a method of operating a memory device, a command and a first address from a memory controller are received. A read code word including a first set of data corresponding to the first address, a second set of data corresponding to a second address and a read parity data is read from a memory cell array of the memory device. Corrected data are generated by operating error checking and correction (ECC) using an ECC circuit based on the read cord word.
    Type: Application
    Filed: June 16, 2014
    Publication date: March 5, 2015
    Inventors: Jong-Pil SON, Young-Soo SOHN, Uk-Song KANG, Chul-Woo PARK, Jung-Hwan CHOI, Won-Il BAE, Kyo-Min SOHN
  • Patent number: 8307318
    Abstract: A method of configuring a semiconductor integrated circuit (IC) includes arranging a circuit region in the center of a unit cell. Capacitor/resistor regions are arranged along the left and right edge portions of the unit cell. The capacitor/resistor regions include a plurality of active resistors having the same length and a capacitor having a width equal to the length of the plurality of active resistors. In addition, a first conductive layer is arranged longitudinally in each of the capacitor/resistor regions so as to contact the left and right edge portions of the unit cell.
    Type: Grant
    Filed: September 4, 2009
    Date of Patent: November 6, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-hoon Kim, Won-Il Bae
  • Patent number: 8010765
    Abstract: In an embodiment, a semiconductor memory device includes a clock latency that can be controlled responsive to whether or not an output order of burst data is reordered. The semiconductor memory device may comprise a control unit and a latency control unit. The control unit may generate a latency control signal having a logic level that varies depending on whether or not an output order of burst data is reordered. The latency control unit may control a latency value in response to the latency control signal. The semiconductor memory device and the method of controlling the latency value responsive to a reordering of the burst data allow for an optimally fast memory access time.
    Type: Grant
    Filed: July 10, 2007
    Date of Patent: August 30, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joo-Sun Choi, Won-Chang Jung, Hi-Choon Lee, Sung-Min Yim, Chul-Woo Park, Won-Il Bae
  • Publication number: 20100059856
    Abstract: A method of configuring a semiconductor integrated circuit (IC) includes arranging a circuit region in the center of a unit cell. Capacitor/resistor regions are arranged along the left and right edge portions of the unit cell. The capacitor/resistor regions include a plurality of active resistors having the same length and a capacitor having a width equal to the length of the plurality of active resistors. In addition, a first conductive layer is arranged longitudinally in each of the capacitor/resistor regions so as to contact the left and right edge portions of the unit cell.
    Type: Application
    Filed: September 4, 2009
    Publication date: March 11, 2010
    Inventors: Sung-hoon Kim, Won-Il Bae
  • Patent number: 7580294
    Abstract: A semiconductor memory device includes a first row of pads including a first plurality of data input/output (I/O) pads; a second row of pads including a second plurality of data I/O pads; and a first I/O multiplexer associated with the first row of pads and providing first output data only to at least one data I/O pad of the first row of pads, even after a data I/O mode of the semiconductor memory device has changed. The semiconductor memory device also includes a second I/O multiplexer associated with the second row of pads and providing second output data only to at least one data I/O pad of the second row of pads, even after the data I/O mode has changed.
    Type: Grant
    Filed: February 5, 2007
    Date of Patent: August 25, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Du-yeul Kim, Won-il Bae, Yong-gyu Chu, Jun-hyung Kim
  • Patent number: 7408817
    Abstract: A voltage generating circuit for a semiconductor memory device. The voltage generating circuit includes a multi-boosting unit for stepping up a power supply voltage, a transfer transistor connected to a final boosting node of the multi-boosting unit and an output node, and a charge-sharing element, electrically connected to the final boosting node and a gate node of the transfer transistor, enabled during at least a part of the period the power supply voltage is stepped-up by the multi-boosting unit and performing charge sharing between the final boosting node and the gate node of the transfer transistor.
    Type: Grant
    Filed: June 15, 2006
    Date of Patent: August 5, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-Hyung Kim, Won-Il Bae, Seong-Jin Jang
  • Publication number: 20080052482
    Abstract: In an embodiment, a semiconductor memory device includes a clock latency that can be controlled responsive to whether or not an output order of burst data is reordered. The semiconductor memory device may comprise a control unit and a latency control unit. The control unit may generate a latency control signal having a logic level that varies depending on whether or not an output order of burst data is reordered. The latency control unit may control a latency value in response to the latency control signal. The semiconductor memory device and the method of controlling the latency value responsive to a reordering of the burst data allow for an optimally fast memory access time.
    Type: Application
    Filed: July 10, 2007
    Publication date: February 28, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Joo-Sun CHOI, Won-Chang JUNG, Hi-Choon LEE, Sung-Min YIM, Chul-Woo PARK, Won-Il BAE
  • Publication number: 20070189083
    Abstract: Embodiments of the invention provide a semiconductor memory device. In one embodiment, the invention provides a semiconductor memory device comprising a first row of pads comprising a first plurality of data input/output pads; a second row of pads comprising a second plurality of data input/output pads; and a first input/output multiplexer associated with the first row of pads and adapted to provide first output data only to at least one data input/output pad of the first row of pads, even after a data input/output mode of the semiconductor memory device has changed. The semiconductor memory device further comprises a second input/output multiplexer associated with the second row of pads and adapted to provide second output data only to at least one data input/output pad of the second row of pads, even after the data input/output mode has changed.
    Type: Application
    Filed: February 5, 2007
    Publication date: August 16, 2007
    Inventors: Du-yeul Kim, Won-il Bae, Yong-gyu Chu, Jun-hyung Kim
  • Publication number: 20070025164
    Abstract: A voltage generating circuit for a semiconductor memory device. The voltage generating circuit includes a multi-boosting unit for stepping up a power supply voltage, a transfer transistor connected to a final boosting node of the multi-boosting unit and an output node, and a charge-sharing element, electrically connected to the final boosting node and a gate node of the transfer transistor, enabled during at least a part of the period the power supply voltage is stepped-up by the multi-boosting unit and performing charge sharing between the final boosting node and the gate node of the transfer transistor.
    Type: Application
    Filed: June 15, 2006
    Publication date: February 1, 2007
    Inventors: Jun-Hyung Kim, Won-Il Bae, Seong-Jin Jang
  • Patent number: 6927488
    Abstract: A semiconductor device package includes a plurality of semiconductor memory devices whose address input terminals are commonly connected to the external address input pins of the package, and an internal address generating device for using an address signal applied through at least one of the address input pins to select one of the memory devices to perform a read/write data operation. Only the selected memory device is enabled to perform the read/write operation on a memory cell corresponding to the received address signal. The external pin configuration of the semiconductor device package is compatible with a conventional memory board layout.
    Type: Grant
    Filed: February 25, 2003
    Date of Patent: August 9, 2005
    Assignee: Samsung Electronics Co., LTD
    Inventors: Jei-Hwan Yoo, Byung-Chul Kim, Won-Il Bae
  • Publication number: 20050073033
    Abstract: A semiconductor device package includes a plurality of semiconductor memory devices whose address input terminals are commonly connected to the external address input pins of the package, and an internal address generating device for using an address signal applied through at least one of the address input pins to select one of the memory devices to perform a read/write data operation. Only the selected memory device is enabled to perform the read/write operation on a memory cell corresponding to the received address signal. The external pin configuration of the semiconductor device package is compatible with a conventional memory board layout.
    Type: Application
    Filed: February 25, 2003
    Publication date: April 7, 2005
    Inventors: Jei-Hwan Yoo, Byung-Chul Kim, Won-Il Bae
  • Patent number: 6529432
    Abstract: A semiconductor memory device includes a memory cell array and a differential amplifying and latching circuit for latching and outputting each of signal pairs output from the memory cell array in case of a first latency operation, and for amplifying a voltage difference of each of the signal pairs output from the memory cell array in case of a second latency operation.
    Type: Grant
    Filed: May 13, 2002
    Date of Patent: March 4, 2003
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Chul Kim, Won-Il Bae
  • Publication number: 20020196689
    Abstract: A semiconductor memory device includes a memory cell array and a differential amplifying and latching circuit for latching and outputting each of signal pairs output from the memory cell array in case of a first latency operation, and for amplifying a voltage difference of each of the signal pairs output from the memory cell array in case of a second latency operation.
    Type: Application
    Filed: May 13, 2002
    Publication date: December 26, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Byung-Chul Kim, Won-Il Bae
  • Patent number: 6310813
    Abstract: Refreshing of a portion of a DRAM device is bypassed when carrying out a refreshing operation on the DRAM device. By bypassing the refreshing of a portion of the DRAM device when carrying out a refreshing operation, the operational speed of the DRAM device and of systems that use the DRAM device can be increased, and/or the power consumption thereof can be decreased. More specifically, graphic memory apparatus include a DRAM device that is divided into a frame buffer zone that supplies pixel data for a display and at least one other zone, such as a z buffer and/or a texture storing zone. Refreshing of the frame buffer zone is bypassed when carrying out a refreshing operation on the DRAM device. In a preferred embodiment, indications of a starting DRAM address and an ending DRAM address for the frame buffer may be stored. A refreshing operation is performed only on those DRAM addresses that fall outside the starting address and the ending address.
    Type: Grant
    Filed: July 21, 1999
    Date of Patent: October 30, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Won-Il Bae