Patents by Inventor Wonsik YU

Wonsik YU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11967962
    Abstract: A frequency-locked loop (FLL) logic circuit, including a validity signal generator configured to receive an external clock signal and determine whether a glitch occurs in the external clock signal; a clock divider configured to generate a reference frequency clock signal based on the external clock signal and a determination result of the validity signal generator; a synchronizer configured to synchronize a phase of an oscillator clock signal with a phase of the reference frequency clock signal; a clock counter configured to count a number of pulses of the oscillator clock signal during a reference time; and a code limiter configured to determine a range of a frequency selection value for calibrating an operating frequency of the oscillator clock signal based on the counted number of pulses.
    Type: Grant
    Filed: July 8, 2022
    Date of Patent: April 23, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jusung Lee, Wooseok Kim, Wonsik Yu, Chanyoung Jeong
  • Publication number: 20240120927
    Abstract: A phase-locked loop device and its operating method are provided. The phase-locked loop device includes a voltage controlled oscillator configured to generate an output clock signal, a divider configured to divide the output clock signal into first and second phase division signals having a constant phase difference, a sampling phase frequency detector configured to sample a sampling voltage based on the first phase division signal and output any one of the sampling voltage, a first supply voltage, and a second supply voltage based on the second phase division signal, a transconductance circuit configured to output a conversion current based on a hold voltage, and a loop filter configured to generate a voltage control signal based on the conversion current and output the voltage control signal to the voltage controlled oscillator.
    Type: Application
    Filed: May 3, 2023
    Publication date: April 11, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jusung LEE, Wonsik YU, Youngwoo JO, Wooseok KIM
  • Patent number: 11736112
    Abstract: A digitally controlled oscillator (DCO) includes; a current mirror configured to generate a supply current in response to a bias voltage matching a reference current, a variable resistor connected to the current mirror through a first node outputting the reference current and configured to provide a variable resistance in response to a first control signal, an oscillation circuit connected to the current mirror through a second node outputting the supply current and configured to generate an oscillation signal in response to the supply current, and a feedback circuit configured to control the bias voltage in relation to at least one of a voltage at the first node and a voltage at the second node.
    Type: Grant
    Filed: February 18, 2022
    Date of Patent: August 22, 2023
    Inventors: Kangyeop Choo, Wooseok Kim, Wonsik Yu, Chanyoung Jeong
  • Publication number: 20230145187
    Abstract: An integrated circuit device includes a substrate, and a unit cell on the substrate. The unit cell defines a unit cell area including at least two discrete devices. The unit cell includes a routing layer configured to route a signal and a voltage to the at least two discrete devices, the routing layer including a signal line and a voltage line extending in a first direction, and the signal line and the voltage line spaced apart from each other in a second direction, and a metal line stack including metal lines stacked between the unit cell area and the routing layer in the first direction. A plurality of contact vias are each configured to connect at least two adjacent ones of the signal line, the voltage line, the metal lines and the at least two discrete devices, in a third direction.
    Type: Application
    Filed: November 4, 2022
    Publication date: May 11, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dokyung LIM, Wooseok KIM, Wonsik YU, Chanyoung JEONG
  • Publication number: 20230086367
    Abstract: A semiconductor device includes: a standard cell array including a plurality of standard cells, each of the plurality of standard cells; a plurality of power supply lines configured to provide a power supply voltage and extending in a first direction; a capacitor structure including electrode structures included in each of a plurality of dielectric layers formed on the standard cell array, the capacitor structure having vias connecting the electrode structures; and contacts electrically connecting the capacitor structure and the standard cell array to each other. Each of the plurality of standard cells provides a unit capacitor circuit having capacitance that is based on a connection structure of active regions and gates of first and second transistors thereof.
    Type: Application
    Filed: April 28, 2022
    Publication date: March 23, 2023
    Inventors: Jisu Yu, Youngsook Do, Eunsung Seo, Wooseok Kim, Wonsik Yu, Chanyoung Jeong
  • Publication number: 20230082930
    Abstract: A monitoring circuit for a high frequency signal includes: a phase locked loop configured to generate a divided output signal with respect to an input signal based on a plurality of dividers; a plurality of dividing monitoring circuits configured to receive dividing input signals and dividing output signals respectively corresponding to the plurality of dividers, and output dividing error signals; and a jitter monitoring circuit configured to output a jitter error signal.
    Type: Application
    Filed: September 13, 2022
    Publication date: March 16, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dokyung LIM, Sounghun SHIN, Wooseok KIM, Wonsik YU, Chanyoung JEONG
  • Publication number: 20230009620
    Abstract: A frequency-locked loop (FLL) logic circuit, including a validity signal generator configured to receive an external clock signal and determine whether a glitch occurs in the external clock signal; a clock divider configured to generate a reference frequency clock signal based on the external clock signal and a determination result of the validity signal generator; a synchronizer configured to synchronize a phase of an oscillator clock signal with a phase of the reference frequency clock signal; a clock counter configured to count a number of pulses of the oscillator clock signal during a reference time; and a code limiter configured to determine a range of a frequency selection value for calibrating an operating frequency of the oscillator clock signal based on the counted number of pulses.
    Type: Application
    Filed: July 8, 2022
    Publication date: January 12, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jusung LEE, Wooseok Kim, Wonsik Yu, Chanyoung Jeong
  • Publication number: 20220385294
    Abstract: A digitally controlled oscillator (DCO) includes; a current mirror configured to generate a supply current in response to a bias voltage matching a reference current, a variable resistor connected to the current mirror through a first node outputting the reference current and configured to provide a variable resistance in response to a first control signal, an oscillation circuit connected to the current mirror through a second node outputting the supply current and configured to generate an oscillation signal in response to the supply current, and a feedback circuit configured to control the bias voltage in relation to at least one of a voltage at the first node and a voltage at the second node.
    Type: Application
    Filed: February 18, 2022
    Publication date: December 1, 2022
    Inventors: KANGYEOP CHOO, WOOSEOK KIM, WONSIK YU, CHANYOUNG JEONG
  • Publication number: 20220239284
    Abstract: A clock generation circuit includes a temperature compensation circuit and an oscillator. The temperature compensation circuit is configured to generate a temperature-compensated frequency selection code that varies depending on an operation temperature based on a difference between the operation temperature and a reference temperature and based on a temperature-independent frequency selection code that is fixed regardless of the operation temperature. The oscillator is configured to generate a clock signal that has an operation frequency that is based on the temperature-compensated frequency selection code, such that the operation frequency is uniform regardless of the operation temperature.
    Type: Application
    Filed: September 3, 2021
    Publication date: July 28, 2022
    Inventors: Wonsik Yu, Wooseok Kim, Taeik Kim, Chanyoung Jeong
  • Patent number: 10193562
    Abstract: A digital phase locked loop circuit includes a phase frequency detector, a bandwidth calibrator, a digital loop filter, and a digital controlled oscillator. The phase frequency detector generates a first detection value and a second detection value of which each is associated with order between a phase of a reference signal and a phase of a fed-back signal. The bandwidth calibrator amplifies a signal level of the second detection value by a gain value to generate an amplified detection value, and adjusts the gain value based on the first detection value. The digital loop filter generates a digital code based on the amplified detection value. The digital controlled oscillator generates an output signal having a frequency which corresponds to the digital code. The fed-back signal is generated based on the output signal and is fed back to the phase frequency detector.
    Type: Grant
    Filed: November 3, 2017
    Date of Patent: January 29, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kangyeop Choo, Wonsik Yu, Wooseok Kim, Jihyun Kim, Taeik Kim, Hyunik Kim
  • Publication number: 20180375523
    Abstract: A digital phase locked loop includes a digital phase detector, a digital loop filter, a digital controlled oscillator, a first divider that divides the second frequency of the oscillation signal depending on a first division value and outputs the division result as a division signal having a third frequency, a second divider that divides the second frequency of the oscillation signal depending on a second division value and outputs the division result as an output signal having a final frequency, a dithering block that receives the division signal and performs dithering on the first division value based on a preset pattern as cycles of the division signal pass, and a digital phase domain filter that performs second low pass filtering on the division signal in a phase domain and outputs the result of the second low pass filtering as the feedback signal.
    Type: Application
    Filed: January 4, 2018
    Publication date: December 27, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Wonsik Yu, Wooseok Kim, Jihyun Kim, Taeik Kim, Kangyeop Choo
  • Publication number: 20180367154
    Abstract: A digital phase locked loop circuit includes a phase frequency detector, a bandwidth calibrator, a digital loop filter, and a digital controlled oscillator. The phase frequency detector generates a first detection value and a second detection value of which each is associated with order between a phase of a reference signal and a phase of a fed-back signal. The bandwidth calibrator amplifies a signal level of the second detection value by a gain value to generate an amplified detection value, and adjusts the gain value based on the first detection value. The digital loop filter generates a digital code based on the amplified detection value. The digital controlled oscillator generates an output signal having a frequency which corresponds to the digital code. The fed-back signal is generated based on the output signal and is fed back to the phase frequency detector.
    Type: Application
    Filed: November 3, 2017
    Publication date: December 20, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kangyeop CHOO, Wonsik YU, Wooseok KIM, Jihyun KIM, Taeik KIM, Hyunik KIM
  • Patent number: 10158367
    Abstract: A digital phase locked loop includes a digital phase detector, a digital loop filter, a digital controlled oscillator, a first divider that divides the second frequency of the oscillation signal depending on a first division value and outputs the division result as a division signal having a third frequency, a second divider that divides the second frequency of the oscillation signal depending on a second division value and outputs the division result as an output signal having a final frequency, a dithering block that receives the division signal and performs dithering on the first division value based on a preset pattern as cycles of the division signal pass, and a digital phase domain filter that performs second low pass filtering on the division signal in a phase domain and outputs the result of the second low pass filtering as the feedback signal.
    Type: Grant
    Filed: January 4, 2018
    Date of Patent: December 18, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wonsik Yu, Wooseok Kim, Jihyun Kim, Taeik Kim, Kangyeop Choo