Patents by Inventor Woo Hoon SUN

Woo Hoon SUN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230081962
    Abstract: Various embodiments generally relate to a method for forming a graphene barrier layer for a semiconductor device, and more particularly, to a method of forming a barrier thin film including a graphene layer capable of reducing the contact resistance of a metal interconnect. A method for forming a graphene barrier layer according to an embodiment includes: loading a substrate, which has a titanium-containing layer formed thereon, in a chamber of a substrate processing system, the chamber having a processing space formed therein; inducing nucleation on the titanium-containing layer by supplying a first reactant gas including a unsaturated hydrocarbon into the chamber; and forming a graphene layer on the titanium-containing layer by supplying a second reactant gas including a saturated hydrocarbon into the chamber.
    Type: Application
    Filed: August 30, 2022
    Publication date: March 16, 2023
    Applicant: WONIK IPS CO., LTD.
    Inventors: Hong Ki PARK, Jin Ho JEON, Won Jun YOON, Tae Sung KIM, Woo Hoon SUN, Dong Woo KIM, Keon Jung LEE, Jee Hye PARK
  • Patent number: 11482452
    Abstract: In a method of forming a contact plug in a semiconductor integrated circuit device, the contact plug may be formed in a process chamber of a substrate-processing apparatus. The process chamber may have a process space. The process chamber may include a substrate supporter placed in a lower region of the process space to support a semiconductor substrate, and a gas injector placed in an upper region of the process space to inject a gas to the semiconductor substrate. An insulating interlayer having a contact hole may be formed on the semiconductor substrate loaded into the process space. A nucleation layer may be formed on an inner surface of the contact hole and an upper surface of the insulating interlayer. A semi-bulk layer may be formed on the nucleation layer in a lower region of the contact hole. An inhibiting layer may be formed on the semi-bulk layer and the exposed nucleation layer. A main-bulk layer may be formed on the semi-bulk layer to fill the contact hole with the main-bulk layer.
    Type: Grant
    Filed: December 24, 2020
    Date of Patent: October 25, 2022
    Assignee: WONIK IPS CO., LTD
    Inventors: Won Jun Yoon, Woo Hoon Sun, Seok Kyu Choi, Tae Sung Han, Dong Woo Kim, Jin Wu Park
  • Publication number: 20220208605
    Abstract: In a method of forming a contact plug in a semiconductor integrated circuit device, the contact plug may be formed in a process chamber of a substrate-processing apparatus. The process chamber may have a process space. The process chamber may include a substrate supporter placed in a lower region of the process space to support a semiconductor substrate, and a gas injector placed in an upper region of the process space to inject a gas to the semiconductor substrate. An insulating interlayer having a contact hole may be formed on the semiconductor substrate loaded into the process space. A nucleation layer may be formed on an inner surface of the contact hole and an upper surface of the insulating interlayer. A semi-bulk layer may be formed on the nucleation layer in a lower region of the contact hole. An inhibiting layer may be formed on the semi-bulk layer and the exposed nucleation layer. A main-bulk layer may be formed on the semi-bulk layer to fill the contact hole with the main-bulk layer.
    Type: Application
    Filed: December 24, 2020
    Publication date: June 30, 2022
    Inventors: Won Jun YOON, Woo Hoon SUN, Seok Kyu CHOI, Tae Sung HAN, Dong Woo KIM, Jin Wu PARK