Patents by Inventor Wu-Tsung Chung

Wu-Tsung Chung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070155087
    Abstract: A split gate flash memory is provided. Trenches are formed in the substrate to define active layers. The device isolation layers are formed in the trenches. The surface of the device isolation layers is lower than the surface of the active layers. The stacked gate structures each including a tunneling dielectric layer, a floating gate and a cap layer are formed on the active layers. The inter-gate dielectric layers are formed on the sidewalls of the stacked gate structures. The select gates are formed on one side of the stacked gate structure and across the active layer. The select gate dielectric layers are formed between the select gates and the active layers. The source regions are formed in the active layers on the other side of the stacked gate structures. The drain regions are formed in the active layers on one side of the select gates.
    Type: Application
    Filed: March 8, 2007
    Publication date: July 5, 2007
    Applicant: POWERCHIP SEMICONDUCTOR CORP.
    Inventors: Ko-Hsing Chang, Wu-Tsung Chung, Tsung-Cheng Huang
  • Patent number: 7208796
    Abstract: A split gate flash memory is provided. Trenches are formed in the substrate to define active layers. The device isolation layers are formed in the trenches. The surface of the device isolation layers is lower than the surface of the active layers. The stacked gate structures each including a tunneling dielectric layer, a floating gate and a cap layer are formed on the active layers. The inter-gate dielectric layers are formed on the sidewalls of the stacked gate structures. The select gates are formed on one side of the stacked gate structure and across the active layer. The select gate dielectric layers are formed between the select gates and the active layers. The source regions are formed in the active layers on the other side of the stacked gate structures. The drain regions are formed in the active layers on one side of the select gates.
    Type: Grant
    Filed: October 11, 2005
    Date of Patent: April 24, 2007
    Assignee: Powerchip Semiconductor Corp.
    Inventors: Ko-Hsing Chang, Wu-Tsung Chung, Tsung-Cheng Huang
  • Publication number: 20070048961
    Abstract: A semiconductor device and fabricating method thereof are provided. In the fabricating method, two trenches are formed in the substrate and, then the first dielectric layers is formed on the sidewalls of the trenches and a source/drain layer is formed in each trench. A second dielectric layer is formed on the substrate and the source/drain layer. Finally, a gate structure is formed on the second dielectric layer. The source/drain layers and the first dielectric layers are placed in trenches; therefore, device dimension can be reduced.
    Type: Application
    Filed: January 16, 2006
    Publication date: March 1, 2007
    Inventors: Ko-Hsing Chang, Wu-Tsung Chung, Tsung-Yu Lee
  • Publication number: 20060208307
    Abstract: A split gate flash memory is provided. Trenches are formed in the substrate to define active layers. The device isolation layers are formed in the trenches. The surface of the device isolation layers is lower than the surface of the active layers. The stacked gate structures each including a tunneling dielectric layer, a floating gate and a cap layer are formed on the active layers. The inter-gate dielectric layers are formed on the sidewalls of the stacked gate structures. The select gates are formed on one side of the stacked gate structure and across the active layer. The select gate dielectric layers are formed between the select gates and the active layers. The source regions are formed in the active layers on the other side of the stacked gate structures. The drain regions are formed in the active layers on one side of the select gates.
    Type: Application
    Filed: October 11, 2005
    Publication date: September 21, 2006
    Inventors: Ko-Hsing Chang, Wu-Tsung Chung, Tsung-Cheng Huang