Patents by Inventor Xia Dai

Xia Dai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170046711
    Abstract: The present invention relates to a secured transaction system. In one embodiment, a computer implemented method for generating a transaction at a mobile device includes receiving a transaction type selected by a user and a user password via a touch screen display of the mobile device; forming, by a processor of the mobile device, a unique transaction description using the transaction type, the user password, a transaction amount, and a transaction time stamp; generating dynamically, by the processor of the mobile device, a scrambled two dimensional bit map representing the unique transaction description; displaying, by the touch screen display of the mobile device, the scrambled two dimensional bit map; and transmitting, by a transceiver of the mobile device, the scrambled two dimensional bit map to a mobile transaction processing agent for processing.
    Type: Application
    Filed: October 31, 2016
    Publication date: February 16, 2017
    Inventor: Xia Dai
  • Patent number: 9501773
    Abstract: The present invention relates to a secured transaction system. In one embodiment, a mobile transaction processing agent system includes a communication module configured to receive a secured transaction description from a mobile client device or an encrypted transaction description from a point-of-sale (POS) device, wherein the secured transaction description is in the form of a bar code generated by the mobile client device, an authentication module configured to decode the secured transaction description and verify the secured transaction description is valid based on the mobile client device or the point-of-sale device, and a transaction processing module configured to process the transaction in accordance with the secured transaction description.
    Type: Grant
    Filed: January 31, 2011
    Date of Patent: November 22, 2016
    Inventor: Xia Dai
  • Patent number: 9129269
    Abstract: The present invention relates to a secured transaction system. In one embodiment, a point-of-sale (POS) system includes an input module configured to receive a transaction description from a mobile client device, an encryption engine configured to generate an encrypted transaction description using the transaction description from the mobile client device, and a communication module configured to transmit the encrypted transaction description for processing.
    Type: Grant
    Filed: January 31, 2011
    Date of Patent: September 8, 2015
    Assignee: Xia Dai
    Inventor: Xia Dai
  • Patent number: 9003210
    Abstract: The operating voltage of an integrated circuit (e.g., a processor) is changed in response to one or more conditions (e.g., a laptop computer is connected to an AC power source). Both the operating frequency and the operating voltage of the integrated circuit are changed. The voltage regulator providing the operating voltage to the integrated circuit is caused to transition between voltage levels using one or more intermediate steps. The integrated circuit continues to operate in the normal manner both at the new voltage and throughout the voltage transition.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: April 7, 2015
    Assignee: Intel Corporation
    Inventors: Stephen H. Gunther, Robert J. Greiner, Xia Dai, Hung-Piao Ma
  • Publication number: 20130232351
    Abstract: The operating voltage of an integrated circuit (e.g., a processor) is changed in response to one or more conditions (e.g., a laptop computer is connected to an AC power source). Both the operating frequency and the operating voltage of the integrated circuit are changed. The voltage regulator providing the operating voltage to the integrated circuit is caused to transition between voltage levels using one or more intermediate steps. The integrated circuit continues to operate in the normal manner both at the new voltage and throughout the voltage transition.
    Type: Application
    Filed: March 15, 2013
    Publication date: September 5, 2013
    Inventors: Stephen H. Gunther, Robert J. Greiner, Xia Dai, Hung-Piao MA
  • Publication number: 20110191244
    Abstract: The present invention relates to a secured transaction system. In one embodiment, a mobile transaction processing agent system includes a communication module configured to receive a secured transaction description from a mobile client device or an encrypted transaction description from a point-of-sale (POS) device, wherein the secured transaction description is in the form of a bar code generated by the mobile client device, an authentication module configured to decode the secured transaction description and verify the secured transaction description is valid based on the mobile client device or the point-of-sale device, and a transaction processing module configured to process the transaction in accordance with the secured transaction description.
    Type: Application
    Filed: January 31, 2011
    Publication date: August 4, 2011
    Inventor: Xia DAI
  • Publication number: 20110191161
    Abstract: The present invention relates to a secured transaction system. In one embodiment, a mobile client device includes a user interface configured to enable a user to select a transaction type and collect a user pin number, a processor configured to generate a secured transaction description using the transaction type and the user pin number, wherein the secured transaction description includes issuer ID, account ID, merchant ID, password, transaction amount, and transaction time stamp, and the processor is further configured to transmit the secured transaction description to a mobile processing agent for processing, and receive a transaction record from the mobile transaction processing agent, and a memory configured to store the transaction record in the mobile client device.
    Type: Application
    Filed: January 31, 2011
    Publication date: August 4, 2011
    Inventor: Xia DAI
  • Publication number: 20110191252
    Abstract: The present invention relates to a secured transaction system. In one embodiment, a point-of-sale (POS) system includes an input module configured to receive a transaction description from a mobile client device, an encryption engine configured to generate an encrypted transaction description using the transaction description from the mobile client device, and a communication module configured to transmit the encrypted transaction description for processing.
    Type: Application
    Filed: January 31, 2011
    Publication date: August 4, 2011
    Inventor: Xia DAI
  • Publication number: 20100196584
    Abstract: The present invention concerns a cereal molded snack comprising cereal-based flakes agglomerated together with a mix of sugar and fat, wherein the flakes are mainly roller-dried flakes.
    Type: Application
    Filed: March 27, 2008
    Publication date: August 5, 2010
    Applicant: NESTEC S.A.
    Inventors: Jean Pierre Dupart, Jun Xia Dai, Dhan Pal Sirohi, Jean-Jacques Andre Desjardins, Jean Fernand Horisberger
  • Patent number: 7225347
    Abstract: In accordance with an embodiment of the present invention, a triggering event is initiated to place a processor in a low power state. The processor may or may not flush a cache upon entering the low power state depending on a power status signal. The power status signal may indicated the relative priority of power reduction associated with placing the processor in the low power state without first flushing the cache versus an increase in soft error rate in the cache associated with reducing the voltage in the low power state.
    Type: Grant
    Filed: December 13, 2005
    Date of Patent: May 29, 2007
    Assignee: Intel Corporation
    Inventors: Xia Dai, John W. Horigan, Millind Mittal, Leslie E. Cline
  • Patent number: 7155621
    Abstract: A method and an apparatus to dynamically transition a processor between two performance states, high performance and low power. Predetermined core clock frequency and supply voltage levels of the processor define each performance state. Transitioning the supply voltage while the processor is in the active mode and transitioning the frequency while the processor is in the sleep mode significantly reduce the processor latency.
    Type: Grant
    Filed: November 26, 2001
    Date of Patent: December 26, 2006
    Assignee: Intel Corporation
    Inventor: Xia Dai
  • Publication number: 20060095806
    Abstract: In accordance with an embodiment of the present invention, a triggering event is initiated to place a processor in a low power state. The processor may or may not flush a cache upon entering the low power state depending on a power status signal. The power status signal may indicated the relative priority of power reduction associated with placing the processor in the low power state without first flushing the cache versus an increase in soft error rate in the cache associated with reducing the voltage in the low power state.
    Type: Application
    Filed: December 13, 2005
    Publication date: May 4, 2006
    Inventors: Xia Dai, John Horigan, Millind Mittal, Leslie Cline
  • Patent number: 6988211
    Abstract: A selectable control over multiple clock frequency/voltage level combinations that can be activated in a processor. A table can be placed in hardware that defines multiple combinations of CPU clock frequency and CPU operating voltage. By placing the table in hardware, it can be assured that all the various combinations will work for the particular processor device. Software can then be used to select a combination from this table, to control the actual frequency/voltage combination that is being implemented at a given time. This allows dynamic control over the power/performance tradeoff, so that the system can see maximum power savings consistent with acceptable performance, as operating and environmental considerations continue to change the most desirable selections.
    Type: Grant
    Filed: December 29, 2000
    Date of Patent: January 17, 2006
    Assignee: Intel Corporation
    Inventors: Leslie E. Cline, Xia Dai, Varghese George, Robert L. Farrell
  • Patent number: 6976181
    Abstract: In accordance with an embodiment of the present invention, a triggering event is initiated to place a processor in a low power state. The processor may or may not flush a cache upon entering the low power state depending on a power status signal. The power status signal may indicate the relative priority of power reduction associated with placing the processor in the low power state without first flushing the cache versus an increase in soft error rate in the cache associated with reducing the voltage in the low power state.
    Type: Grant
    Filed: December 20, 2001
    Date of Patent: December 13, 2005
    Assignee: Intel Corporation
    Inventors: Xia Dai, John W. Horigan, Millind Mittal, Leslie E. Cline
  • Patent number: 6944017
    Abstract: A computer display screen that functions as an information processing device such as a PALM, PIN or PDA when detached from the computer is disclosed.
    Type: Grant
    Filed: December 28, 2000
    Date of Patent: September 13, 2005
    Assignee: Intel Corporation
    Inventor: Xia Dai
  • Patent number: 6792551
    Abstract: In accordance with an embodiment of the present invention, a triggering event is initiated to place a processor in a low power state. The voltage from a first voltage regulator supplied to a core of the processor may be lowered to a level at which the processor core becomes non-operational and the processor state is lost. The processor may include a memory region in which the processor state may be stored upon entering the low power state. This memory region may be powered by a second voltage regulator so that its contents are not lost while in the low power state. For one embodiment of the present invention, the processor may additionally include a snoop controller powered by the second voltage regulator. This snoop controller may snoop a cache, which may also be powered by the second voltage regulator, while the processor is in the low power state. The snoop controller may additionally monitor interrupts.
    Type: Grant
    Filed: November 26, 2001
    Date of Patent: September 14, 2004
    Assignee: Intel Corporation
    Inventor: Xia Dai
  • Patent number: 6738675
    Abstract: A method and apparatus for reducing a microprocessor's power dissipation. In one embodiment a microprocessor includes a clock circuit, a core coupled to said clock circuit, and an on-die logic circuit coupled to said clock circuit to operate independent of a connection for power to said core, the on-die logic circuit includes a snoop request monitor coupled to a bus, and a snooping memory circuit.
    Type: Grant
    Filed: December 30, 2000
    Date of Patent: May 18, 2004
    Assignee: Intel Corporation
    Inventor: Xia Dai
  • Patent number: 6714890
    Abstract: The present invention allows enhancement of a microprocessor's performance. Microprocessor-operated devices are designed for worst-case operating conditions, a thermal design power limit, such as software application instruction mix, and ambient temperature around the microprocessor. Designing for these worst-case conditions reduces the capabilities of microprocessors that do not continuously operate under worst-case operating conditions. The present invention comprises a method, apparatus, and machine-readable medium to increase a microprocessor's speed by facilitating operation of the microprocessor above the thermal design power limit.
    Type: Grant
    Filed: December 29, 2000
    Date of Patent: March 30, 2004
    Assignee: Intel Corporation
    Inventor: Xia Dai
  • Patent number: 6704880
    Abstract: Leakage power consumption may be reduced in computers and other devices by providing a state where clocks are off and a low supply voltage is provided to the processor. This voltage may be sufficiently low to prevent adverse consequences while dramatically reducing leakage current. In addition, caches may be flushed to reduce the soft error rate.
    Type: Grant
    Filed: October 18, 2001
    Date of Patent: March 9, 2004
    Assignee: Intel Corporation
    Inventors: Xia Dai, Borys S. Senyk
  • Patent number: 6650322
    Abstract: An apparatus is described for detecting presence of a user. The apparatus includes at least one thermal sensor to sense temperature around a define area of a computer system and a user presence detection subsystem coupled to the thermal sensor. The user presence detection subsystem determines presence of a user by analyzing signals output by the thermal sensor during a sampling period.
    Type: Grant
    Filed: December 27, 2000
    Date of Patent: November 18, 2003
    Assignee: Intel Corporation
    Inventors: Xia Dai, Krishnan Ravichandran