Patents by Inventor Xiao-Fei Han

Xiao-Fei Han has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9922832
    Abstract: A manufacturing method of a semiconductor structure is provided. The manufacturing method of the semiconductor structure includes the following steps: providing a semiconductor substrate, wherein the semiconductor substrate has a first region and a second region surrounding the first region; forming a gate stack and a dummy gate stack in the first region, wherein the dummy gate stack surrounds the gate stack; forming an oxide layer on an exterior wall and a top surface of the dummy gate stack; forming a dummy conductive layer on the gate stack, the dummy gate stack and the oxide layer, wherein the dummy conductive layer has a concave bowl-shaped top surface in the first region; and performing a chemical mechanical polishing (CMP) process on the dummy conductive layer.
    Type: Grant
    Filed: June 21, 2017
    Date of Patent: March 20, 2018
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Xiao-Fei Han, Ju-Bao Zhang, Chao Jiang, Hong Liao, Wen-Wen Gong
  • Patent number: 9524923
    Abstract: A semiconductor structure and a method for manufacturing the same are provided. The semiconductor structure comprises a substrate, a through silicon via hole, an interlayer dielectric, a liner layer and a conductor. The through silicon via hole is formed in the substrate. The interlayer dielectric is formed on the substrate. The interlayer dielectric defines an opening corresponding to the through silicon via hole. The interlayer dielectric comprises a bird beak portion near the through silicon via hole. The liner layer is formed on a bottom and a sidewall of the through silicon via hole. The conductor is filled in the through silicon via hole and the opening.
    Type: Grant
    Filed: March 24, 2015
    Date of Patent: December 20, 2016
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Xiao-Fei Han, Jun Qian, Ju-Bao Zhang
  • Publication number: 20160225696
    Abstract: A semiconductor structure and a method for manufacturing the same are provided. The semiconductor structure comprises a substrate, a through silicon via hole, an interlayer dielectric, a liner layer and a conductor. The through silicon via hole is formed in the substrate. The interlayer dielectric is formed on the substrate. The interlayer dielectric defines an opening corresponding to the through silicon via hole. The interlayer dielectric comprises a bird beak portion near the through silicon via hole. The liner layer is formed on a bottom and a sidewall of the through silicon via hole. The conductor is filled in the through silicon via hole and the opening.
    Type: Application
    Filed: March 24, 2015
    Publication date: August 4, 2016
    Inventors: Xiao-Fei Han, Jun Qian, Ju-Bao Zhang
  • Patent number: 7989804
    Abstract: A test pattern structure including a first conductive layer and a second conductive layer is provided. The second conductive layer is directly disposed on the first conductive layer and connected to the first conductive layer through a plurality of connection interfaces. The test pattern structure of the present invention can detect the interconnection failure quickly and correctly without SEM identification.
    Type: Grant
    Filed: March 4, 2009
    Date of Patent: August 2, 2011
    Assignee: United Microelectronics Corp.
    Inventors: Da-Jiang Yang, Chih-Ping Lee, Rui-Huang Cheng, Xing-Hua Zhang, Xu Ma, Xiao-Fei Han, Hong Ma, Hong Liao, Yuan-Li Ding
  • Publication number: 20100227131
    Abstract: A test pattern structure including a first conductive layer and a second conductive layer is provided. The second conductive layer is directly disposed on the first conductive layer and connected to the first conductive layer through a plurality of connection interfaces. The test pattern structure of the present invention can detect the interconnection failure quickly and correctly without SEM identification.
    Type: Application
    Filed: March 4, 2009
    Publication date: September 9, 2010
    Applicant: United Microelectronics Corp.
    Inventors: Da-Jiang Yang, Chih-Ping Lee, Rui-Huang Cheng, Xing-Hua Zhang, Xu Ma, Xiao-Fei Han, Hong Ma, Hong Liao, Yuan-Li Ding