Patents by Inventor XIAOSEN LIU

XIAOSEN LIU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11940824
    Abstract: Embodiments of the present disclosure describe methods, apparatuses, and systems for hybrid low dropout regulator (LDO) architecture and realization to provide high power supply rejection ratio (PSRR) and high conversion efficiency (CE), and other benefits. The hybrid LDO may be coupled with dual rails for its analog LDO branch and digital LDO respectively to achieve high PSRR and high CE by utilizing the hybrid architecture with several feedback loops. Other embodiments may be described and claimed.
    Type: Grant
    Filed: November 20, 2020
    Date of Patent: March 26, 2024
    Assignee: Intel Corporation
    Inventors: Xiaosen Liu, Harish Krishnamurthy, Krishnan Ravichandran, Vivek De, Scott Chiu, Claudia Patricia Barrera Gonzalez, Jing Han, Rajasekhara Madhusudan Narayana Bhatla
  • Patent number: 11596978
    Abstract: An ultrasonic motion generator includes a non-resonant inverter, an ultrasonic transducer, and a comparator. The non-resonant inverter inverts direct current (DC) to alternating current (AC) having a first frequency. The ultrasonic transducer is electrically coupled with the non-resonant inverter and generates an ultrasonic motion based on the inverted AC. The comparator automatically detects a deviation of the first frequency from a resonant frequency of the ultrasonic transducer based on motion current passing through the ultrasonic transducer and generates an output signal based on the deviation to drive the non-resonant inverter.
    Type: Grant
    Filed: September 17, 2018
    Date of Patent: March 7, 2023
    Assignee: COVIDIEN LP
    Inventors: Xiaosen Liu, Adrian I. Colli-Menchi, James A. Gilbert, Daniel A. Friedrichs, Keith W. Malang, Edgar Sanchez-Sinencio
  • Patent number: 11444532
    Abstract: A 3-level ripple quantization scheme provides power transistor (MOS) strength-tuning mechanism focused on the transient clamp period. The 3-level ripple quantization scheme solves the digital low dropout's (D-LDO's) tradeoff between silicon area (e.g., decoupling capacitor size), quiescent power consumption (e.g., speed of comparators), wide load range, and optimal output ripple. The 3-level ripple quantization scheme eliminates oscillation risk from either wide dynamic range or parasitic by exploiting asynchronous pulse patterns. As such, ripple magnitude for both fast di/dt loading events and various steady-state scenarios are shrunk effectively, resulting significant efficiency benefits.
    Type: Grant
    Filed: December 26, 2019
    Date of Patent: September 13, 2022
    Assignee: Intel Corporation
    Inventors: Xiaosen Liu, Krishnan Ravichandran, Harish Krishnamurthy, Vivek De
  • Patent number: 11411491
    Abstract: Voltage dividing circuitry is provided for use in a voltage converter for converting at least one input Direct Current, DC voltage to a plurality of output DC voltages. The voltage dividing circuitry including a voltage input port to receive an input DC voltage and an inductor having an input-side switch node and an output-side switch node. The output side switch node is connectable to one of a plurality of voltage output ports to supply a converted value of the input DC voltage as an output DC voltage. The flying capacitor interface has a plurality of switching elements and at least one flying capacitor, the flying capacitor interface to divide the input DC voltage to provide a predetermined fixed ratio of the input DC voltage at the input-side switch node of the inductor. A voltage converter and a power management integrated circuit having the voltage dividing circuitry are also provided.
    Type: Grant
    Filed: September 29, 2017
    Date of Patent: August 9, 2022
    Assignee: Intel Corporation
    Inventors: Vivek De, Krishnan Ravichandran, Harish Krishnamurthy, Khondker Ahmed, Sriram Vangal, Vaibhav Vaidya, Turbo Majumder, Christopher Schaef, Suhwan Kim, Xiaosen Liu, Nachiket Desai
  • Publication number: 20220200784
    Abstract: Apparatus and method for resisting side-channel attacks on cryptographic engines are described herein. An apparatus embodiment includes a cryptographic block coupled to a non-linear low-dropout voltage regulator (NL-LDO). The NL-LDO includes a scalable power train to provide a variable load current to the cryptographic block, randomization circuitry to generate randomized values for setting a plurality of parameters, and a controller to adjust the variable load current provided to the cryptographic block based on the parameters and the current voltage of the cryptographic block. The controller to cause a decrease in the variable load current when the current voltage is above a high voltage threshold, an increase in the variable load current when the current voltage is below a low voltage threshold; and a maximization of the variable load current when the current voltage is below an undervoltage threshold. The cryptographic block may be implemented with arithmetic transformations.
    Type: Application
    Filed: December 23, 2020
    Publication date: June 23, 2022
    Applicant: Intel Corporation
    Inventors: Raghavan Kumar, Xiaosen Liu, Harish Krishnamurthy, Sanu Mathew, Vikram Suresh
  • Publication number: 20210203228
    Abstract: A 3-level ripple quantization scheme provides power transistor (MOS) strength-tuning mechanism focused on the transient clamp period. The 3-level ripple quantization scheme solves the digital low dropout's (D-LDO's) tradeoff between silicon area (e.g., decoupling capacitor size), quiescent power consumption (e.g., speed of comparators), wide load range, and optimal output ripple. The 3-level ripple quantization scheme eliminates oscillation risk from either wide dynamic range or parasitic by exploiting asynchronous pulse patterns. As such, ripple magnitude for both fast di/dt loading events and various steady-state scenarios are shrunk effectively, resulting significant efficiency benefits.
    Type: Application
    Filed: December 26, 2019
    Publication date: July 1, 2021
    Applicant: Intel Corporation
    Inventors: Xiaosen Liu, Krishnan Ravichandran, Harish Krishnamurthy, Vivek De
  • Publication number: 20210103308
    Abstract: Embodiments of the present disclosure describe methods, apparatuses, and systems for hybrid low dropout regulator (LDO) architecture and realization to provide high power supply rejection ratio (PSRR) and high conversion efficiency (CE), and other benefits. The hybrid LDO may be coupled with dual rails for its analog LDO branch and digital LDO respectively to achieve high PSRR and high CE by utilizing the hybrid architecture with several feedback loops. Other embodiments may be described and claimed.
    Type: Application
    Filed: November 20, 2020
    Publication date: April 8, 2021
    Inventors: Xiaosen Liu, Harish Krishnamurthy, Krishnan Ravichandran, Vivek De, Scott Chiu, Claudia Patricia Barrera Gonzalez, Jing Han, Rajasekhara Madhusudan Narayana Bhatla
  • Patent number: 10958079
    Abstract: In one embodiment, an energy harvesting system includes multiple-input-multiple-output switched-capacitor (MIMOSC) circuitry comprising a plurality of switched-capacitor circuit units to receive a plurality of direct current (DC) input voltages at respective input terminals of the switched-capacitor circuit unit, combine the received DC input voltages, and provide the combined DC input voltages at an output terminal of the switched-capacitor circuit unit. The energy harvesting system also includes maximum power point tracking (MPPT) circuitry coupled to switches of the switched-capacitor circuit units of the MIMOSC circuitry. The MPPT circuitry is to provide a plurality of switching signals to the switches of the switched-capacitor circuit units. The MIMOSC circuitry is to provide a plurality of DC output voltages to respective loads based on the switching signals from the MPPT circuitry.
    Type: Grant
    Filed: March 28, 2018
    Date of Patent: March 23, 2021
    Assignee: Intel Corporation
    Inventors: Xiaosen Liu, Khondker Z. Ahmed, Vivek K. De, Nachiket V. Desai, Suhwan Kim, Harish K. Krishnamurthy, Turbo Majumder, Krishnan Ravichandran, Christopher Schaef, Vaibhav A. Vaidya, Sriram R. Vangal
  • Patent number: 10897364
    Abstract: Spin Hall Effect (SHE) magneto junction memory cells (e.g., magnetic tunneling junction (MTJ) or spin valve based memory cells) are used to implement high entropy physically unclonable function (PUF) arrays utilizing stochastics interactions of both parameter variations of the SHE-MTJ structures as well as random thermal noises. An apparatus is provided which comprises: an array of PUF devices, wherein an individual device of the array comprises a magnetic junction and an interconnect, wherein the interconnect comprises a spin orbit coupling material; a circuitry to sense values stored in the array, and to provide an output; and a comparator to compare the output with a code.
    Type: Grant
    Filed: December 18, 2017
    Date of Patent: January 19, 2021
    Assignee: Intel Corporation
    Inventors: Vivek De, Krishnan Ravichandran, Harish Krishnamurthy, Khondker Ahmed, Sriram Vangal, Vaibhav Vaidya, Turbo Majumder, Christopher Schaef, Suhwan Kim, Xiaosen Liu, Nachiket Desai
  • Patent number: 10845831
    Abstract: Embodiments of the present disclosure describe methods, apparatuses, and systems for hybrid low dropout regulator (LDO) architecture and realization to provide high power supply rejection ratio (PSRR) and high conversion efficiency (CE), and other benefits. The hybrid LDO may be coupled with dual rails for its analog LDO branch and digital LDO respectively to achieve high PSRR and high CE by utilizing the hybrid architecture with several feedback loops. Other embodiments may be described and claimed.
    Type: Grant
    Filed: June 24, 2019
    Date of Patent: November 24, 2020
    Assignee: Intel Corporation
    Inventors: Xiaosen Liu, Harish Krishnamurthy, Krishnan Ravichandran, Vivek De, Scott Chiu, Claudia Patricia Barrera Gonzalez, Jing Han, Rajasekhara Madhusudan Narayana Bhatla
  • Publication number: 20200350817
    Abstract: Voltage dividing circuitry is provided for use in a voltage converter for converting at least one input Direct Current, DC voltage to a plurality of output DC voltages. The voltage dividing circuitry including a voltage input port to receive an input DC voltage and an inductor having an input-side switch node and an output-side switch node. The output side switch node is connectable to one of a plurality of voltage output ports to supply a converted value of the input DC voltage as an output DC voltage. The flying capacitor interface has a plurality of switching elements and at least one flying capacitor, to divide the input DC voltage to provide a predetermined fixed ratio of the input DC voltage at the input-side switch node of the inductor. A voltage converter and a power management integrated circuit having the voltage dividing circuitry are also provided.
    Type: Application
    Filed: September 29, 2017
    Publication date: November 5, 2020
    Inventors: Vivek DE, Krishnan RAVICHANDRAN, Harish KRISHNAMURTHY, Khondker AHMED, Sriram VANGAL, Vaibhav VAIDYA, Turbo MAJUMDER, Christopher SCHAEF, Suhwan KIM, Xiaosen LIU, Nachiket DESAI
  • Patent number: 10530254
    Abstract: Embodiments described herein concern operating a peak-delivered-power (PDP) controller. Operating a PDP includes calculating the new power output value from the output voltage value and the output current value, determining whether the new power output value is greater than the previous power output value to determine whether the voltage regulator is outputting a maximum power output, based on a determination that the new power output value is greater than the previous power output value, providing an instruction to a duty generator to increase a duty cycle of the voltage regulator, based on a determination that the new power output value is not greater than the previous power output value, providing an instruction to the duty generator to decrease the duty cycle of the voltage regulator, and replacing the previous power output value with the new power output value.
    Type: Grant
    Filed: June 23, 2017
    Date of Patent: January 7, 2020
    Assignee: INTEL CORPORATION
    Inventors: Khondker Ahmed, Vivek De, Nachiket Desai, Suhwan Kim, Harish Krishnamurthy, Xiaosen Liu, Turbo Majumder, Krishnan Ravichandran, Christopher Schaef, Vaibhav Vaidya, Sriram Vangal
  • Patent number: 10474174
    Abstract: An apparatus is provided which includes: a first set of devices which is digitally controlled by a first feedback loop that includes a first comparator; and a second set of devices which is controlled by an analog circuitry which is part of a second feedback loop that includes an amplifier, wherein the first set of devices is coupled in parallel to the second set of devices.
    Type: Grant
    Filed: April 4, 2017
    Date of Patent: November 12, 2019
    Assignee: Intel Corporation
    Inventors: Taesik Na, Harish K. Krishnamurthy, Xiaosen Liu
  • Publication number: 20190317536
    Abstract: Embodiments of the present disclosure describe methods, apparatuses, and systems for hybrid low dropout regulator (LDO) architecture and realization to provide high power supply rejection ratio (PSRR) and high conversion efficiency (CE), and other benefits. The hybrid LDO may be coupled with dual rails for its analog LDO branch and digital LDO respectively to achieve high PSRR and high CE by utilizing the hybrid architecture with several feedback loops. Other embodiments may be described and claimed.
    Type: Application
    Filed: June 24, 2019
    Publication date: October 17, 2019
    Inventors: Xiaosen Liu, Harish Krishnamurthy, Krishnan Ravichandran, Vivek De, Scott Chiu, Claudia Patricia Barrera Gonzalez, Jing Han, Rajasekhara Madhusudan Narayana Bhatla
  • Publication number: 20190190725
    Abstract: An apparatus is provided which comprises: an array of physically unclonable function (PUF) devices, wherein an individual device of the array comprises a magnetic junction and an interconnect, wherein the interconnect comprises a spin orbit coupling material; a circuitry to sense values stored in the array, and to provide an output; and a comparator to compare the output with a code.
    Type: Application
    Filed: December 18, 2017
    Publication date: June 20, 2019
    Applicant: Intel Corporation
    Inventors: Vivek De, Krishnan Ravichandran, Harish Krishnamurthy, Khondker Ahmed, Sriram Vangal, Vaibhav Vaidya, Turbo Majumder, Christopher Schaef, Suhwan Kim, Xiaosen Liu, Nachiket Desai
  • Patent number: 10298117
    Abstract: Embodiments described herein describe operating a master-slave controller. Operating the master-slave controller comprises, based on a determination that the first output voltage value is greater than the second output voltage value, calculating a first duty cycle value and an input voltage value and the second voltage regulator, calculating a second duty cycle value based on the first duty cycle value, and based on a determination that the second output voltage value is greater than or equal to the first output voltage value, calculating the second duty cycle value based on the second output voltage value and the input voltage value and calculating the first duty cycle value based on the second duty cycle value and configuring the first voltage regulator with the first duty cycle value and the second voltage regulator with the second duty cycle value.
    Type: Grant
    Filed: June 30, 2017
    Date of Patent: May 21, 2019
    Assignee: INTEL CORPORATION
    Inventors: Harish Krishnamurthy, Khondker Ahmed, Vivek De, Nachiket Desai, Suhwan Kim, Xiaosen Liu, Turbo Majumder, Krishnan Ravichandran, Christopher Schaef, Vaibhav Vaidya, Sriram Vangal
  • Publication number: 20190094931
    Abstract: Various embodiments of the invention may analyze previous patterns of harvested energy to predict future patterns of available harvested energy. This prediction may then be used to choose from among multiple methods of energy reduction techniques. The energy reduction techniques may include multiple versions of reducing or modifying instruction execution. Reduced instruction execution may include reducing the precision of various calculations.
    Type: Application
    Filed: September 28, 2017
    Publication date: March 28, 2019
    Applicant: INTEL CORPORATION
    Inventors: Khondker Z. Ahmed, Vivek K. De, Nachiket V. Desai, Suhwan Kim, Harish K. Krishnamurthy, Xiaosen Liu, Turbo Majumder, Krishnan Ravichandran, Christopher Schaef, Vaibhav Vaidya, Sriram R. Vangal
  • Publication number: 20190076675
    Abstract: An ultrasonic motion generator includes a non-resonant inverter, an ultrasonic transducer, and a comparator. The non-resonant inverter inverts direct current (DC) to alternating current (AC) having a first frequency. The ultrasonic transducer is electrically coupled with the non-resonant inverter and generates an ultrasonic motion based on the inverted AC. The comparator automatically detects a deviation of the first frequency from a resonant frequency of the ultrasonic transducer based on motion current passing through the ultrasonic transducer and generates an output signal based on the deviation to drive the non-resonant inverter.
    Type: Application
    Filed: September 17, 2018
    Publication date: March 14, 2019
    Inventors: XIAOSEN LIU, ADRIAN I. COLLI-MENCHI, JAMES A. GILBERT, DANIEL A. FRIEDRICHS, KEITH W. MALANG, EDGAR SANCHEZ-SINENCIO
  • Publication number: 20190044341
    Abstract: In one embodiment, an energy harvesting system includes multiple-input-multiple-output switched-capacitor (MIMOSC) circuitry comprising a plurality of switched-capacitor circuit units to receive a plurality of direct current (DC) input voltages at respective input terminals of the switched-capacitor circuit unit, combine the received DC input voltages, and provide the combined DC input voltages at an output terminal of the switched-capacitor circuit unit. The energy harvesting system also includes maximum power point tracking (MPPT) circuitry coupled to switches of the switched-capacitor circuit units of the MIMOSC circuitry. The MPPT circuitry is to provide a plurality of switching signals to the switches of the switched-capacitor circuit units. The MIMOSC circuitry is to provide a plurality of DC output voltages to respective loads based on the switching signals from the MPPT circuitry.
    Type: Application
    Filed: March 28, 2018
    Publication date: February 7, 2019
    Inventors: Xiaosen Liu, Khondker Z. Ahmed, Vivek K. De, Nachiket V. Desai, Suhwan Kim, Harish K. Krishnamurthy, Turbo Majumder, Krishnan Ravichandran, Christopher Schaef, Vaibhav A. Vaidya, Sriram R. Vangal
  • Publication number: 20190006939
    Abstract: Embodiments described herein describe operating a master-slave controller. Operating the master-slave controller comprises, based on a determination that the first output voltage value is greater than the second output voltage value, calculating a first duty cycle value and an input voltage value and the second voltage regulator, calculating a second duty cycle value based on the first duty cycle value, and based on a determination that the second output voltage value is greater than or equal to the first output voltage value, calculating the second duty cycle value based on the second output voltage value and the input voltage value and calculating the first duty cycle value based on the second duty cycle value and configuring the first voltage regulator with the first duty cycle value and the second voltage regulator with the second duty cycle value.
    Type: Application
    Filed: June 30, 2017
    Publication date: January 3, 2019
    Applicant: INTEL CORPORATION
    Inventors: Harish Krishnamurthy, Khondker Ahmed, Vivek De, Nachiket Desai, Suhwan Kim, Xiaosen Liu, Turbo Majumder, Krishnan Ravichandran, Christopher Schaef, Vaibhav Vaidya, Sriram Vangal