Patents by Inventor Xiaoye Qin

Xiaoye Qin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250113600
    Abstract: Techniques are provided herein to form semiconductor devices that include one or more gate cuts having an improved liner structure to prevent oxidation of the gate electrode. A semiconductor device includes a gate structure around or otherwise on a semiconductor region. The gate structure may be interrupted, for example, between two transistors with a gate cut that extends through an entire thickness of the gate structure and includes dielectric material to electrically isolate the portions of the gate structure on either side of the gate cut. In an example, the gate cut includes a silicon nitride dielectric liner with a higher percentage of Si—H bonds compared to Si—N bonds at an interface between the dielectric liner and the gate structure. The liner may also include a higher percentage of Si—N bonds compared to Si—H bonds at an interface between the dielectric liner and a dielectric fill on the dielectric liner.
    Type: Application
    Filed: September 29, 2023
    Publication date: April 3, 2025
    Inventors: Yulia Gotlib, Matthew J. Prince, Sachin S. Vaidya, Ying Zhou, Xiaoye Qin, Ryan Pearce, Andrew Arnold, Chiao-Ti Huang
  • Publication number: 20240332071
    Abstract: A low-leakage oxide dielectric material with high elastic modulus is deposited directly upon an oxidizable feature with a polycyclic PE-ALD process that limits the formation of an oxide on the feature. A precursor of one or more constituents, such as silicon, may be deposited upon a workpiece during a deposition phase, and the absorbed precursor(s) may be oxidized during a first oxidation phase under more conservative conditions until a first film thickness is achieved. Subsequently, absorbed precursor(s) may be oxidized during a second oxidation phase under more aggressive conditions to arrive at a total film thickness. Transistor contact metal, which may provide local interconnection between source or drain terminals of multiple transistors, may maintain high electrical conductivity after being electrically insulated with such a low-leakage film.
    Type: Application
    Filed: March 31, 2023
    Publication date: October 3, 2024
    Applicant: Intel Corporation
    Inventors: Alireza Narimannezhad, Vladislav Kamysbayev, Xiaoye Qin, Sunzida Ferdous, Reken Patel
  • Publication number: 20230369509
    Abstract: Techniques are provided herein for forming thin film transistor (TFT) structures having one or more doped contact regions. The addition of certain dopants can be used to increase conductivity and provide higher thermal stability in the contact regions of the TFT. Memory structures having TFT structures are arranged in a two-dimensional array within one or more interconnect layers and stacked in a vertical direction such that multiple tiers of memory structure arrays are formed within the interconnect region. Any of the TFT structures within the memory structures may include one or more contacts that are doped with additional elements. The doping profile of the contacts can be tuned to optimize performance, stability, and reliability of the TFT structure. Furthermore, additional doping may be performed within the area beneath the contacts and extending into the semiconductor region.
    Type: Application
    Filed: May 12, 2022
    Publication date: November 16, 2023
    Applicant: Intel Corporation
    Inventors: Jisoo Kim, Xiaoye Qin, Timothy Jen, Harish Ganapathy, Van H. Le, Huiying Liu, Prem Chanani, Cheng Tan, Shailesh Kumar Madisetti, Abhishek Anil Sharma, Brian Wadsworth, Vishak Venkatraman, Andre Baran
  • Publication number: 20230197840
    Abstract: In one embodiment, a transistor includes a substrate, a buffer layer on the substrate a channel layer on the buffer layer, and one or more polarization layers on the channel layer. The one or more polarization layers include a group III-N material comprising a first group III constituent and a second group III constituent. The transistor further includes a plurality of p-type doped layers on the one or more polarization layers. Each of the plurality of p-type doped layers includes a first p-type dopant and the III-N material, wherein each successive layer of the first p-type doped layers has a lower proportion of the first group III constituent to the second group III constituent relative to a layer below it. The transistor also includes a p-type doped layer on the plurality of p-type doped layers comprising a second p-type dopant and a group III-N material.
    Type: Application
    Filed: December 21, 2021
    Publication date: June 22, 2023
    Applicant: Intel Corporation
    Inventors: Sanyam Bajaj, Michael S. Beumer, Robert Ehlert, Gregory P. McNerney, Nicholas Minutillo, Xiaoye Qin, Johann C. Rode, Atsunori Tanaka, Suresh Vishwanath, Patrick M. Wallace
  • Patent number: 11081590
    Abstract: A metal oxide semiconductor field effect transistor (MOSFET) includes a substrate having a source region, a drain region, and a channel region between the source region and the drain region, the substrate having an epitaxial III-V material that includes three elements thereon, a source electrode over the source region, a drain electrode over the drain region, and a crystalline oxide layer including an oxide formed on the epitaxial III-V material in the channel region, the epitaxial III-V material including three elements.
    Type: Grant
    Filed: October 2, 2019
    Date of Patent: August 3, 2021
    Assignees: Samsung Electronics Co., Ltd., Board of Regents, The University of Texas System
    Inventors: Wei-E Wang, Mark S. Rodder, Robert M. Wallace, Xiaoye Qin
  • Publication number: 20200035838
    Abstract: A metal oxide semiconductor field effect transistor (MOSFET) includes a substrate having a source region, a drain region, and a channel region between the source region and the drain region, the substrate having an epitaxial III-V material that includes three elements thereon, a source electrode over the source region, a drain electrode over the drain region, and a crystalline oxide layer including an oxide formed on the epitaxial III-V material in the channel region, the epitaxial III-V material including three elements.
    Type: Application
    Filed: October 2, 2019
    Publication date: January 30, 2020
    Inventors: Wei-E Wang, Mark S. Rodder, Robert M. Wallace, Xiaoye Qin
  • Patent number: 10475930
    Abstract: A metal oxide semiconductor field effect transistor (MOSFET) includes a substrate having a source region, a drain region, and a channel region between the source region and the drain region, the substrate having an epitaxial III-V material that includes three elements thereon, a source electrode over the source region, a drain electrode over the drain region, and a crystalline oxide layer including an oxide formed on the epitaxial III-V material in the channel region, the epitaxial III-V material including three elements.
    Type: Grant
    Filed: November 22, 2016
    Date of Patent: November 12, 2019
    Assignees: Samsung Electronics Co., Ltd.
    Inventors: Wei-E Wang, Mark S. Rodder, Robert M. Wallace, Xiaoye Qin
  • Publication number: 20180053859
    Abstract: A metal oxide semiconductor field effect transistor (MOSFET) includes a substrate having a source region, a drain region, and a channel region between the source region and the drain region, the substrate having an epitaxial III-V material that includes three elements thereon, a source electrode over the source region, a drain electrode over the drain region, and a crystalline oxide layer including an oxide formed on the epitaxial III-V material in the channel region, the epitaxial III-V material including three elements.
    Type: Application
    Filed: November 22, 2016
    Publication date: February 22, 2018
    Inventors: Wei-E Wang, Mark S. Rodder, Robert M. Wallace, Xiaoye Qin