Patents by Inventor Xingping Ruan

Xingping Ruan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230236909
    Abstract: A processing apparatus can include a memory device having a user space for executing user applications. The processing apparatus can further include infrastructure communication circuitry that can receive a request from a user application executing in the user space. The infrastructure communication circuitry can perform a service mesh operation, in response to the request, without a sidecar proxy. Other systems and methods are described.
    Type: Application
    Filed: March 29, 2023
    Publication date: July 27, 2023
    Inventors: Kefei Zhang, Cunming Liang, Ping Yu, Qiming Liu, Xingping Ruan, Haiyue Wang, Xiang Dai
  • Patent number: 10515032
    Abstract: A system includes a host processor (105) and a peripheral device (708). The host processor (105) is coupled to the peripheral device (708) by a Peripheral Component Interconnect Express (PCIe) compliant link. The peripheral device (708) can include logic circuitry to identify, based on an application using the device and the host processor (105), a read to write ratio utilized by the application; and provide the read to write ratio to the host processor (105). The host processor (105) comprising logic circuitry to send a command signal to a device in communication with the hardware processor across a peripheral component interconnect express (PCIe) compliant link, the command signal indicating a transmission (TX) lane to receive (RX) lane ratio, the TX lane to RX lane ratio corresponding to the read to write ratio identified by the peripheral device (708); and receive an indication that the device is capable of supporting asymmetric TX and RX ratios.
    Type: Grant
    Filed: July 1, 2016
    Date of Patent: December 24, 2019
    Assignee: Intel Corporation
    Inventors: Zhiming Li, Xingping Ruan, Xiao Hu, Terrence Trausch, Robert Pebly, Xiang Zhou, Jie Yan
  • Publication number: 20190138470
    Abstract: A system includes a host processor (105) and a peripheral device (708). The host processor (105) is coupled to the peripheral device (708) by a Peripheral Component Interconnect Express (PCIe) compliant link. The peripheral device (708) can include logic circuitry to identify, based on an application using the device and the host processor (105), a read to write ratio utilized by the application; and provide the read to write ratio to the host processor (105). The host processor (105) comprising logic circuitry to send a command signal to a device in communication with the hardware processor across a peripheral component interconnect express compliant link, the command signal indicating a transmission (TX) lane to receive (RX) lane ratio, the TX lane to RX lane ratio corresponding to the read to write ratio identified by the peripheral device (708); and receive an indication that the device is capable of supporting asymmetric TX and RX ratios.
    Type: Application
    Filed: July 1, 2016
    Publication date: May 9, 2019
    Applicant: Intel Corporation
    Inventors: Zhiming Li, Xingping Ruan, Xiao Hu, Terrence Trausch, Robert Pebly, Xiang Zhou, Jie Yan