Patents by Inventor Xingsong SU

Xingsong SU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230005912
    Abstract: Disclosed in the embodiments of the present disclosure are a semiconductor structure and method for manufacturing same, and a memory. The semiconductor structure includes: a plurality of first active columns arranged in an array along a first direction and a second direction, a plurality of first electrodes located in first grooves arranged at intervals, a plurality of first dielectric layers, and a second electrode covering surfaces of the first dielectric layers. The first direction and the second direction are perpendicular to the extension direction of the first active column, and the first direction is intersected with the second direction. Each first electrode covers a side wall of one of the first active columns. Each first groove surrounds a surface of each first active column. Each first dielectric layer covers the side wall of one of the first electrodes and a bottom of a gap between two adjacent first electrodes.
    Type: Application
    Filed: September 7, 2022
    Publication date: January 5, 2023
    Inventors: Deyuan XIAO, Xingsong SU, Guangsu SHAO
  • Publication number: 20220392901
    Abstract: Embodiments provide a semiconductor structure. The semiconductor structure includes a substrate, a dielectric layer arranged on the substrate, and a plurality of memory cell layers. The plurality of memory cell layers are spaced in the dielectric layer along a first direction, and projections of any adjacent two of the plurality of memory cell layers on the substrate are overlapped. Each of the plurality of memory cell layers includes a plurality of memory cells spaced along a second direction. According to the embodiments, the plurality of memory cell layers are spaced in the dielectric layer along a direction perpendicular to the substrate, and each of the plurality of memory cell layers has a plurality of memory cells therein; and a source, a channel and a drain in each of the plurality of memory cells are arranged along a direction parallel to the substrate.
    Type: Application
    Filed: August 15, 2022
    Publication date: December 8, 2022
    Inventors: Youming LIU, Deyuan XIAO, Xingsong SU
  • Publication number: 20220293720
    Abstract: Embodiments of the present disclosure provide a semiconductor structure and a manufacturing method thereof. The manufacturing method includes: providing a base; forming a bottom electrode layer on the base, wherein a crystal structure of the bottom electrode layer includes a tetragonal crystal system; forming a first dielectric layer on a surface of the bottom electrode layer by using the bottom electrode layer as a seed layer, wherein a crystal structure of the first dielectric layer includes a tetragonal crystal system; and forming a first current blocking layer on a surface of the first dielectric layer.
    Type: Application
    Filed: January 19, 2022
    Publication date: September 15, 2022
    Inventors: Pan Yuan, Xingsong Su, Qiang Zhang, Zhan Ying
  • Publication number: 20220271131
    Abstract: A method for forming a semiconductor structure includes: providing a substrate, grooves having a first depth being provided; forming a first gate oxide layer on side walls and a bottom surface of a groove, and a first gate conductive layer on a surface of the first gate oxide layer, the first gate oxide layer and the first gate conductive layer having a second depth which is less than the first depth; forming a second gate oxide layer on surfaces of the groove that are not covered by the first gate oxide layer, in a direction perpendicular to a side wall of the groove, an equivalent gate oxide thickness of the second gate oxide layer being greater than that of the first gate oxide layer; and forming a second gate conductive layer which fills up a recess surrounded by the second gate oxide layer and the first gate conductive layer.
    Type: Application
    Filed: January 5, 2022
    Publication date: August 25, 2022
    Inventors: Lianhong WANG, Xingsong SU
  • Publication number: 20220254874
    Abstract: A method for forming a semiconductor structure can include the following steps. A substrate and an insulating layer that are stacked are provided, the substrate having a plurality of storage node contact structures spaced apart from each other. A grid-like upper electrode layer is formed on a surface of the insulating layer, where the upper electrode layer has a plurality of meshes penetrating the upper electrode layer, and an orthographic projection of each of the meshes on the insulating layer and an orthographic projection of a storage node contact structure on the insulating layer have an overlapping area. A dielectric layer is formed on a side wall of each mesh. The insulating layer exposed from the mesh is removed to expose the storage node contact structure. A lower electrode layer is formed inside each mesh.
    Type: Application
    Filed: January 21, 2022
    Publication date: August 11, 2022
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Er-Xuan PING, Zhen ZHOU, Weiping BAI, Mengkang YU, Xingsong SU
  • Publication number: 20220230876
    Abstract: A preparation method for the capacitor structure includes: forming a dielectric layer on a first electrode, wherein, the dielectric layer includes a first amorphous layer and a high dielectric constant layer which are stacked, the first amorphous layer maintaining an amorphous structure after annealing, and the high dielectric constant layer being formed by crystallizing an initial dielectric constant layer after annealing; and forming a second electrode on the dielectric layer. Since the first amorphous layer remains an amorphous structure after annealing, electron transport can be suppressed, thereby reducing the leakage current of the capacitor structure.
    Type: Application
    Filed: August 9, 2021
    Publication date: July 21, 2022
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Xingsong SU, Weiping BAI, Mengkang YU, Lianhong WANG
  • Publication number: 20220216297
    Abstract: The application relates to an electrode layer, a capacitor and methods for electrode layer and capacitor manufacture. The method for electrode layer manufacture comprises the following steps: forming a first electrode layer, the first electrode layer comprising a doped Titanium Nitride (TiN) layer; and forming a second electrode layer on the surface of the first electrode layer, the second electrode layer comprising a TiN layer or a work function layer.
    Type: Application
    Filed: August 13, 2021
    Publication date: July 7, 2022
    Inventors: Weiping Bai, Mengkang Yu, Xingsong Su, Zhen Zhou
  • Publication number: 20220216140
    Abstract: A method for manufacturing an integrated circuit capacitance device includes the following. A substrate is provided. A sacrificial layer and a support layer that are alternately laminated at an upper surface of the substrate are formed. A capacitance hole is formed within the support layer and the sacrificial layer. A lower electrode is formed at sidewalls and a bottom of the capacitance hole. The opening is formed on the support layer. The opening exposes the sacrificial layer, and the sacrificial layer is removed based on the opening. A laminated structure including dielectric layer structure and an interface layer that are alternately laminated is formed at a surface of the lower electrode. A heat treatment is performed on the laminated structure. An upper electrode is formed at a surface of the laminated structure.
    Type: Application
    Filed: August 26, 2021
    Publication date: July 7, 2022
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Mengkang YU, Xingsong SU, Weiping BAI
  • Publication number: 20220181327
    Abstract: A semiconductor structure and a manufacturing method thereof are disclosed in embodiments of the present disclosure. The semiconductor structure includes: a substrate; a plurality of discrete bottom electrodes located on the substrate; and a first dielectric layer and a second dielectric layer; where the first dielectric layer and the second dielectric layer are located between the bottom electrodes; the second dielectric layer is located between the first dielectric layer and each of the bottom electrodes; and a thickness of an upper portion of the second dielectric layer is less than a thickness of the bottom of the second dielectric layer.
    Type: Application
    Filed: October 26, 2021
    Publication date: June 9, 2022
    Inventors: Xingsong SU, Yanghao LIU, Mengkang YU, Weiping BAI