Patents by Inventor Xingzhao Shi

Xingzhao Shi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190326416
    Abstract: Structures for a field-effect transistor and methods of forming a structure for field-effect transistor. A gate electrode is arranged in a lower portion of a trench in an interlayer dielectric layer, and a liner is formed inside an upper portion of the trench and over a top surface of the interlayer dielectric layer. A dielectric material is deposited in in the upper portion of the trench and over the liner on the top surface of the interlayer dielectric layer. The dielectric material is polished with a polishing process to remove the dielectric material from the liner on the top surface of the interlayer dielectric layer and to form a cap comprised of the dielectric material in the upper portion of the trench. The liner on the interlayer dielectric layer operates as a polish stop during the polishing process.
    Type: Application
    Filed: April 18, 2018
    Publication date: October 24, 2019
    Inventors: Haigou Huang, Jiehui Shu, Chih-Chiang Chang, Xingzhao Shi, Jinsheng Gao, Huy Cao
  • Patent number: 10211103
    Abstract: Methods of forming a SAC cap with SiN U-shaped and oxide T-shaped structures and the resulting devices are provided. Embodiments include forming a substrate with a trench and a plurality of gate structures; forming a nitride liner over portions of the substrate and along sidewalls of each gate structure; forming an ILD between each gate structure and in the trench; recessing each gate structure between the ILD; forming a U-shaped nitride liner over each recessed gate structure; forming an a-Si layer over the nitride liner and the U-shaped nitride liner; removing portions of the nitride liner, the U-shaped nitride liner and the a-Si layer; forming a W layer over portions of the substrate adjacent to and between the a-Si layer; forming an oxide liner over the nitride liner, the U-shaped nitride liner and along sidewalls of the W layer; and forming an oxide layer over portions of the oxide liner.
    Type: Grant
    Filed: October 18, 2017
    Date of Patent: February 19, 2019
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Haigou Huang, Dinesh Koli, Yuan Zhou, Xingzhao Shi, Chih-Chiang Chang, Tai Fong Chao
  • Publication number: 20180130891
    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to gate structures with minimized gate thickness loss and methods of manufacture. The structure includes: a plurality of gate structures; a film layer provided over the gate structures and adjacent to the gate structures; and a planarized cap layer on the film and over the plurality of gate structures, the planarized cap layer having a different selectivity to slurry of a chemical mechanical polishing (CMP) process than the film.
    Type: Application
    Filed: November 10, 2016
    Publication date: May 10, 2018
    Inventors: Ja-Hyung HAN, Xingzhao SHI, Dinesh KOLI
  • Patent number: 9966272
    Abstract: The disclosure is directed to methods of planarizing an integrated circuit structure including: forming a dielectric over a first nitride layer; planarizing the dielectric to a top surface of a set of nitride fins in a first region and removing the dielectric from a second region to expose the substantially planar upper surface in a second region; forming a second nitride layer over the dielectric and the top surface of the set of nitride fins and over the substantially planar upper surface; planarizing the second nitride layer such that the second nitride layer in the second region is planar with the top surface of the dielectric and the set of nitride fins, and such that the second nitride layer is removed from the first region; and performing an etch such that the first nitride layer in the first region is planar with the first nitride layer in the second region.
    Type: Grant
    Filed: June 26, 2017
    Date of Patent: May 8, 2018
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Haifeng Sheng, Haigou Huang, Tai Fong Chao, Jiehui Shu, Jinping Liu, Xingzhao Shi, Laertis Economikos
  • Patent number: 9865543
    Abstract: A process for forming a conductive structure includes the formation of a self-aligned, inlaid conductive cap over a cobalt-based contact. The inlaid conductive cap is formed using a damascene process by depositing a conductive layer comprising tungsten or copper over a recessed cobalt-based contact, followed by a CMP step to remove excess portions of the conductive layer. The conductive cap can cooperate with a liner/barrier layer to form an effective barrier to cobalt migration and oxidation.
    Type: Grant
    Filed: January 26, 2017
    Date of Patent: January 9, 2018
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Qiang Fang, Haigou Huang, Stan Tsai, John H. Zhang, Xingzhao Shi, Tai Fong Chao