Patents by Inventor Yan Rui

Yan Rui has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11872471
    Abstract: A braking mechanism of a wheeled device is provided, including: a main body, configured to be connected to the wheeled device including at least one wheel; an adjusting member, disposed on the main body and including a rod and a first abutting member adjustably positioned on the rod; a braking member, movably disposed on the main body; and an elastic member, abutted between the first abutting member and the braking member so that the braking member is biased by the force of the elastic member toward the at least one wheel to frictionally contact the at least one wheel.
    Type: Grant
    Filed: May 3, 2022
    Date of Patent: January 16, 2024
    Inventors: Wen-Kuei Liu, Hsiu-Feng Chen, Chao-Hsuan Liu, Yu-Chun Liu, Yi-Shan Liu, Yu-Cheng Liu, Yan-Rui Liu
  • Publication number: 20230356061
    Abstract: A braking mechanism of a wheeled device is provided, including: a main body, configured to be connected to the wheeled device including at least one wheel; an adjusting member, disposed on the main body and including a rod and a first abutting member adjustably positioned on the rod; a braking member, movably disposed on the main body; and an elastic member, abutted between the first abutting member and the braking member so that the braking member is biased by the force of the elastic member toward the at least one wheel to frictionally contact the at least one wheel.
    Type: Application
    Filed: May 3, 2022
    Publication date: November 9, 2023
    Inventors: Wen-Kuei LIU, Hsiu-Feng CHEN, Chao-Hsuan LIU, Yu-Chun LIU, Yi-Shan LIU, Yu-Cheng LIU, Yan-Rui LIU
  • Patent number: 9559707
    Abstract: Embodiments relate to type-I PLLs that do not lock at a sub-harmonic frequency of a reference clock signal by controlling timing of charging or discharging of one or more capacitors in the PLLs. A phase frequency detector (PFD) of a type-I PLL can prevent sub-harmonic locking by generating a clear output signal to cause a sampling capacitor of PLL's loop filter to discharge only during a time period when the sampling capacitor is not being charged. For example, the PFD can include a gating element to control the time during which the clear output signal is generated. By ensuring that the sampling capacitor is not discharged during a time period while it is being charged, the PLL's voltage-controlled oscillator is controlled to oscillate at an intended frequency rather than at a sub-harmonic of the intended frequency.
    Type: Grant
    Filed: October 23, 2014
    Date of Patent: January 31, 2017
    Assignee: Lattice Semiconductor Corporation
    Inventors: Kexin Luo, Yan Rui, Shaoyong Lu, Rui Yin, Yu Shen
  • Publication number: 20160254818
    Abstract: Embodiments relate to type-I PLLs that do not lock at a sub-harmonic frequency of a reference clock signal by controlling timing of charging or discharging of one or more capacitors in the PLLs. A phase frequency detector (PFD) of a type-I PLL can prevent sub-harmonic locking by generating a clear output signal to cause a sampling capacitor of PLL's loop filter to discharge only during a time period when the sampling capacitor is not being charged. For example, the PFD can include a gating element to control the time during which the clear output signal is generated. By ensuring that the sampling capacitor is not discharged during a time period while it is being charged, the PLL's voltage-controlled oscillator is controlled to oscillate at an intended frequency rather than at a sub-harmonic of the intended frequency.
    Type: Application
    Filed: October 23, 2014
    Publication date: September 1, 2016
    Inventors: Kexin Luo, Yan Rui, Shaoyong Lu, Rui Yin, Yu Shen
  • Publication number: 20110115707
    Abstract: A method and a device are used for switching a character input mode of a computer system. The character input mode switching device includes an input device, a display unit and an operating system unit. The input device includes a switching control element and a main control unit. The main control unit includes a switching module. An input signal is generated by the switching control element according to a single-step operation of a user and transmitted to the switching module. A switching signal is generated by the switching module after the input signal is received. The operating system unit judges whether the switching signal is an input language switching signal or an input method switching signal after the switching signal is received. According to the switching signal, the input language or the input method is switched by the operating system unit.
    Type: Application
    Filed: February 3, 2010
    Publication date: May 19, 2011
    Applicant: PRIMAX ELECTRONICS LTD.
    Inventors: Yan-Rui Zhang, Heng-Ling Mei, Zhi-Jian Yan, Yun-Ting Kong