Patents by Inventor Yaolong Tan
Yaolong Tan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 10805133Abstract: The invention relates to the field of signal processing, and particularly to method and apparatus for determining a peak power, a peak-to-average power ratio. The method for determining the peak power comprises: obtaining a sampling power at a current sampling time; comparing the sampling power at the current sampling time with an estimated peak power at the current sampling time; and when the sampling power at the current sampling time is greater than the estimated peak power at the current sampling time, determining the sampling power at the current sampling time as an actual peak power at the current sampling time. With the present invention, detection efficiency of the peak power is improved, and the peak power can be determined in real time at each sampling time.Type: GrantFiled: May 9, 2017Date of Patent: October 13, 2020Assignee: Triductor Technology (Suzhou) Inc.Inventors: Junjie Qu, Yaolong Tan
-
Patent number: 10790877Abstract: Disclosed in the present invention is a carrier communication method, device and system of low-voltage power lines, wherein, the carrier communication method includes: acquiring communication data comprising user data transmitted during communication and frame control data for assisting decoding of the user data; encoding the communication data using orthogonal space-time block codes and generating multipath transmission signals, in the case of unknown channel status; and transmitting the multipath transmission signals to an electric energy meter respectively via three-phase power lines. The present invention fully employs the characteristic of distinct inter-phase coupling of electrical signals at medium-and-high frequencies along power lines, and adopts various space-time encoding and decoding technologies, thereby improving the reliability of power line carrier communication between the concentrator and the electric energy meter.Type: GrantFiled: May 9, 2017Date of Patent: September 29, 2020Assignee: Triductor Technology (Suzhou) Inc.Inventors: Junjie Qu, Yaolong Tan
-
Publication number: 20190356355Abstract: Disclosed in the present invention is a carrier communication method, device and system of low-voltage power lines, wherein, the carrier communication method includes: acquiring communication data comprising user data transmitted during communication and frame control data for assisting decoding of the user data; encoding the communication data using orthogonal space-time block codes and generating multipath transmission signals, in the case of unknown channel status; and transmitting the multipath transmission signals to an electric energy meter respectively via three-phase power lines. The present invention fully employs the characteristic of distinct inter-phase coupling of electrical signals at medium-and-high frequencies along power lines, and adopts various space-time encoding and decoding technologies, thereby improving the reliability of power line carrier communication between the concentrator and the electric energy meter.Type: ApplicationFiled: May 9, 2017Publication date: November 21, 2019Inventors: Junjie QU, Yaolong TAN
-
Publication number: 20190190760Abstract: The invention relates to the field of signal processing, and particularly to method and apparatus for determining a peak power, a peak-to-average power ratio. The method for determining the peak power comprises: obtaining a sampling power at a current sampling time; comparing the sampling power at the current sampling time with an estimated peak power at the current sampling time; and when the sampling power at the current sampling time is greater than the estimated peak power at the current sampling time, determining the sampling power at the current sampling time as an actual peak power at the current sampling time. With the present invention, detection efficiency of the peak power is improved, and the peak power can be determined in real time at each sampling time.Type: ApplicationFiled: May 9, 2017Publication date: June 20, 2019Inventors: Junjie QU, Yaolong TAN
-
Patent number: 8117250Abstract: The invention suggests a novel pipeline FFT/IFFT architecture that not only produces time-domain samples (after IFFT) but also pushes time-domain samples into FFT in a time-based sequential order. This reduces external memory requirement for buffering the time-domain samples. Also the design is based on a mixed radix-2 and radix-22 algorithm aiming at reducing number of multipliers and adders. Compared with other FFT/IFFT design methodologies such as radix-4, it achieves the minimum multiplier use, the minimum adder use and the minimum operating memory use. On the other hand, the design architecture not only can support different FFT/IFFT size required by different VDSL2 profiles but also utilizing a novel pipeline control mechanism to reduce logic switching at low-speed profiles. This effectively further reduces the power consumption at lower profiles and enables our VDSL2 digital chipsets to compete with ADSL2+ systems in terms of power consumption.Type: GrantFiled: December 29, 2006Date of Patent: February 14, 2012Assignee: Triductor Technology (Suzhou) Inc.Inventor: Yaolong Tan
-
Patent number: 8111740Abstract: The present invention provides a cost-effective TEQ hardware architecture to support multiple VDSL2 profiles. It supports variable TEQ tap length programmable through firmware. Larger TEQ tap length at low-speed profiles is supported by the unique design without adding additional multipliers. The maximum number of TEQ taps supported is actually inversely proportional to the profile frequency. This perfectly meets the requirement to have longer TEQ for low-speed profile and shorter TEQ for high-speed profile.Type: GrantFiled: December 29, 2006Date of Patent: February 7, 2012Assignee: Triductor Technology (Suzhou) Inc.Inventor: Yaolong Tan
-
Patent number: 8094768Abstract: The present invention discloses a novel multi-channel timing recovery scheme that utilizes a shared CORDIC to accurately compute the phase for each tone. Then a hardware-based linear combiner module is used to reconstruct the best phase estimate from multiple phase measurements. The firmware monitors the noise variance for the pilot tones and determines the corresponding weight for each tone to ensure that the minimum phase jitter noise is achieved through the linear combiner. Then a hardware-based second-order timing recovery control loop generates the frequency reference signal for VCXO or DCXO. A single sequentially controlled multiplier is used for all multiplications in the control loop.Type: GrantFiled: December 21, 2006Date of Patent: January 10, 2012Assignee: Triductor Technology (Suzhou) Inc.Inventor: Yaolong Tan
-
Patent number: 8042032Abstract: A novel method to divide the whole decoding process of the Viterbi decoder into four pipeline stages and the Viterbi decoder therefore. With an appropriate choice on the system clock, the invention trade-off the decoding speed with the hardware cost so that the designed Viterbi decoder is able to satisfy the decoding speed requirement for the highest speed profile in VDSL2 systems, 30 MHz profile. At the same time, with four-stage pipeline to just enough to meet the speed requirement, the hardware cost for the new designed Viterbi decoder is reduced compared with single-staged decoding.Type: GrantFiled: December 21, 2006Date of Patent: October 18, 2011Assignee: Triductor Technology (Suzhou) Inc.Inventor: Yaolong Tan
-
Patent number: 7864692Abstract: A method and apparatus are disclosed for the prediction and optimization of a communications system. The present invention provides for the prediction and optimization of the performance of a communications system comprising the steps of inputting a plurality of channels, predicting a performance of each channel using a plurality of parameters to characterize the performance of the channel, and possibly optimizing the parameters of each channel according to a design criteria.Type: GrantFiled: November 10, 2000Date of Patent: January 4, 2011Assignee: Tokyo Electron LimitedInventors: John Josef Hench, Thorkell Gudmundsson, Ioannis Kanellakopoulos, Sunil C. Shah, Gurcan Aral, Yaolong Tan
-
Publication number: 20090290629Abstract: The present invention provides a cost-effective TEQ hardware architecture to support multiple VDSL2 profiles. It supports variable TEQ tap length programmable through firmware. Larger TEQ tap length at low-speed profiles is supported by the unique design without adding additional multipliers. The maximum number of TEQ taps supported is actually inversely proportional to the profile frequency. This perfectly meets the requirement to have longer TEQ for low-speed profile and shorter TEQ for high-speed profile.Type: ApplicationFiled: December 29, 2006Publication date: November 26, 2009Inventor: Yaolong Tan
-
Publication number: 20090257540Abstract: The present invention discloses a novel multi-channel timing recovery scheme that utilizes a shared CORDIC to accurately compute the phase for each tone. Then a hardware-based linear combiner module is used to reconstruct the best phase estimate from multiple phase measurements. The firmware monitors the noise variance for the pilot tones and determines the corresponding weight for each tone to ensure that the minimum phase jitter noise is achieved through the linear combiner. Then a hardware-based second-order timing recovery control loop generates the frequency reference signal for VCXO or DCXO. A single sequentially controlled multiplier is used for all multiplications in the control loop.Type: ApplicationFiled: December 21, 2006Publication date: October 15, 2009Applicant: TRIDUCTOR TECHNOLOGY (SUZHOU) INC.Inventor: Yaolong Tan
-
Publication number: 20090100318Abstract: A novel method to divide the whole decoding process of the Viterbi decoder into four pipeline stages and the Viterbi decoder therefore. With an appropriate choice on the system clock, the invention trade-off the decoding speed with the hardware cost so that the designed Viterbi decoder is able to satisfy the decoding speed requirement for the highest speed profile in VDSL2 systems, 30 MHz profile. At the same time, with four-stage pipeline to just enough to meet the speed requirement, the hardware cost for the new designed Viterbi decoder is reduced compared with single-staged decoding.Type: ApplicationFiled: December 21, 2006Publication date: April 16, 2009Inventor: Yaolong Tan
-
Publication number: 20090063604Abstract: The invention suggests a novel pipeline FFT/IFFT architecture that not only produces time-domain samples (after IFFT) but also pushes time-domain samples into FFT in a time-based sequential order. This reduces external memory requirement for buffering the time-domain samples. Also the design is based on a mixed radix-2 and radix-22 algorithm aiming at reducing number of multipliers and adders. Compared with other FFT/IFFT design methodologies such as radix-4, it achieves the minimum multiplier use, the minimum adder use and the minimum operating memory use. On the other hand, the design architecture not only can support different FFT/IFFT size required by different VDSL2 profiles but also utilizing a novel pipeline control mechanism to reduce logic switching at low-speed profiles. This effectively further reduces the power consumption at lower profiles and enables our VDSL2 digital chipsets to compete with ADSL2+ systems in terms of power consumption.Type: ApplicationFiled: December 29, 2006Publication date: March 5, 2009Inventor: Yaolong Tan
-
Patent number: 6970560Abstract: Events that occur in a number of in domain communication channels where each channel is used by a communication service, are detected. A Bayesian Belief Network (BBN) defines a probabilistic cause-effect relationship between each cause and each effect on a victim channel. The probability of each of a number of possible causes as being a cause of interference in the victim channel is determined, by propagating observations of the interference backwards through the BBN.Type: GrantFiled: November 10, 2000Date of Patent: November 29, 2005Assignee: Tokyo Electron LimitedInventors: John Josef Hench, Thorkell Gudmundsson, Amir Gholamhossein Zadeh Aghdam, Ioannis Kanellakopoulos, Gurcan Aral, Yaolong Tan, Harbinder Singh, Sunil C. Shah
-
Patent number: 6870901Abstract: A method and apparatus are disclosed. The method includes one or more of the following: compiling statistical models of physical layers of a communications system; creating a priori distributions of cross-talk transfer functions; storing the models and the a priori distribution in a storage medium; and using the models and the a priori distributions to diagnose probable causes of events detected in said communications system.Type: GrantFiled: November 10, 2000Date of Patent: March 22, 2005Assignee: Tokyo Electron LimitedInventors: Thorkell Gudmundsson, John Josef Hench, Amir Gholamhossein Zadeh Aghdam, Ioannis Kanellakopoulos, Gurcan Aral, Harbinder Singh, Yaolong Tan, Sunil C. Shah