Patents by Inventor Yasuhiro Nojiri

Yasuhiro Nojiri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120217461
    Abstract: A semiconductor memory device according to an embodiment includes: first lines provided on a substrate; second lines provided between the first lines and the substrate so as to intersect the first lines; and a first memory cell array including first memory cells, each of the first memory cells being provided at respective intersections of the first lines and the second lines and including a current rectifying element and a variable resistor connected in series. The variable resistor of the first memory cell includes a first recording layer and a second recording layer, the first recording layer being made of an oxide of a first metal material, the second recording layer being made of the first metal material and being formed so as to contact with the first recording layer. The second recording layer is closer to the first line than the first recording layer is.
    Type: Application
    Filed: February 24, 2012
    Publication date: August 30, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Shigeki KOBAYASHI, Takashi Shigeoka, Mitsuru Sato, Takahiro Hirai, Katsuyuki Sekine, Kazuya Kinoshita, Soichi Yamazaki, Ryota Fujitsuka, Kensuke Takahashi, Yasuhiro Nojiri, Masaki Yamato, Hiroyuki Fukumizu, Takeshi Yamaguchi
  • Publication number: 20110303888
    Abstract: According to one embodiment, a nonvolatile memory device includes a memory cell connected to a first interconnect and a second interconnect. The memory cell includes a plurality of layers. The plurality of layers includes a carbon-containing memory layer sandwiched between a first electrode film and a second electrode film and a carbon-containing barrier layer provided at least one of between the first electrode film and the memory layer and between the second electrode film and the memory layer. The barrier layer has lower electrical resistivity than the memory layer.
    Type: Application
    Filed: March 10, 2011
    Publication date: December 15, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki FUKUMIZU, Yasuhiro Nojiri, Tsukasa Nakai, Kazuhiko Yamamoto
  • Publication number: 20110306199
    Abstract: According to one embodiment, a method is disclosed for manufacturing a nonvolatile memory device. The nonvolatile memory device includes a memory cell connected to a first interconnect and a second interconnect. The method can include forming a first electrode film on the first interconnect. The method can include forming a layer including a plurality of carbon nanotubes dispersed inside an insulator on the first electrode film. At least one carbon nanotube of the plurality of carbon nanotubes is exposed from a surface of the insulator. The method can include forming a second electrode film on the layer. In addition, the method can include forming a second interconnect on the second electrode film.
    Type: Application
    Filed: March 30, 2011
    Publication date: December 15, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Yasuhiro NOJIRI, Hiroyuki Fukumizu, Shinichi Nakao, Kei Watanabe, Kazuhiko Yamamoto, Ichiro Mizushima, Yoshio Ozawa
  • Publication number: 20110205781
    Abstract: According to one embodiment, a non-volatile semiconductor memory device includes: a first line; a second line intersecting with the first line; and a memory cell arranged at a position where the second line intersects with the first line, wherein, the memory cell includes: a variable resistance element; and a negative resistance element connected in series to the variable resistance element.
    Type: Application
    Filed: September 15, 2010
    Publication date: August 25, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Tsukasa Nakai, Yasuhiro Nojiri, Shuichi Kuboi, Motoya Kishida, Akiko Nomachi, Masanobu Baba, Hiroyuki Fukumizu
  • Publication number: 20110149638
    Abstract: According to one embodiment, a nonvolatile memory device includes a memory layer and a driver section. The memory layer has a first state having a first resistance under application of a first voltage, a second state having a second resistance higher than the first resistance under application of a second voltage higher than the first voltage, and a third state having a third resistance between the first resistance and the second resistance under application of a third voltage between the first voltage and the second voltage. The driver section is configured to apply at least one of the first voltage, the second voltage and the third voltage to the memory layer to record information in the memory layer.
    Type: Application
    Filed: February 28, 2011
    Publication date: June 23, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Noriko BOTA, Yasuhiro Nojiri, Hiroyuki Fukumizu, Takuya Konno, Kazuhito Nishitani
  • Publication number: 20110069525
    Abstract: According to one embodiment, a nonvolatile memory device includes a memory cell. The memory cell is connected to a first interconnection and a second interconnection and includes a plurality of layers. The plurality of layers includes a memory layer and a carbon nanotube-containing layer which is in contact with the memory layer and contains a plurality of carbon nanotubes.
    Type: Application
    Filed: September 14, 2010
    Publication date: March 24, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Hiroyuki FUKUMIZU, Yasuhiro Nojiri, Tsukasa Nakai
  • Publication number: 20100327253
    Abstract: According to one embodiment, a variable resistance layer includes a mixture of a first compound and a second compound. The first compound includes carbon (C) as well as at least one element selected from a group of elements G1. The group of elements G1 consists of hydrogen (H), boron (B), nitrogen (N), silicon (Si), and titanium (Ti). The second compound includes at least one compound selected from a group of compounds G2. The group of compounds G2 consists of silicon oxide (SiO2), silicon oxynitride (SiON), silicon nitride (Si3N4), carbon nitride (C3N4), boron nitride (BN), aluminum nitride (AlN), aluminum oxide (Al2O3), and silicon carbide (SiC). Concentration of the first compound in the variable resistance layer is not less than 30 volume percent, and not more than 70 volume percent.
    Type: Application
    Filed: June 29, 2010
    Publication date: December 30, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Tsukasa NAKAI, Hiroyuki FUKUMIZU, Yasuhiro NOJIRI, Motoya KISHIDA, Kazuyuki YAHIRO, Yasuhiro SATOH
  • Publication number: 20100237319
    Abstract: This nonvolatile semiconductor memory device comprises a memory cell array including memory cells arranged therein. Each of the memory cells is located at respective intersections between first wirings and second wirings and includes a variable resistance element. The variable resistance element comprises a thin film including carbon (C). The thin film includes a side surface along a direction of a current flowing in the memory cell. The side surface includes carbon nitride (CNx).
    Type: Application
    Filed: February 17, 2010
    Publication date: September 23, 2010
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Yasuhiro SATOH, Tsukasa Nakai, Kazuhiko Yamamoto, Motoya Kishida, Hiroyuki Fukumizu, Yasuhiro Nojiri