Patents by Inventor Yasunori Ohokubo

Yasunori Ohokubo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5523254
    Abstract: A wafer bonding method for forming a SOI structure comprising the steps of bringing wafers into proximity in a state with one wafer a slight, substantially uniform clearance away from the other wafer and pressing one point of at least one wafer of the two wafers against the other wafer. In another aspect of the invention, there is provided a method of positioning for photolithography using an alignment mark portions and/or a vernier portions formed on a SOI substrate, which comprises the step of removing semiconductor layer portions corresponding to the alignment mark portions and/or the vernier portions. In further another aspect of the invention, there is provided a new DRAM semiconductor device formed by using SOI structure, which comprises a new pattern of a strage node formed longitudinally along a word line. Further, there is provided a new DRAM semiconductor device formed by using SOI structure, which comprises a unique strage node having a conductive side wall.
    Type: Grant
    Filed: April 21, 1994
    Date of Patent: June 4, 1996
    Assignee: Sony Corporation
    Inventors: Hiroshi Satoh, Yasunori Ohokubo, Takeshi Matsushita, Toshiyuki Nishihara, Makoto Hashimoto
  • Patent number: 5493137
    Abstract: A wafer bonding method for forming a SOI structure comprising the steps of bringing wafers into proximity in a state with one wafer a slight, substantially uniform clearance away from the other wafer and pressing one point of at least one wafer of the two wafers against the other wafer. In another aspect of the invention, there is provided a method of positioning for photolithography using an alignment mark portions and/or a vernier portions formed on a SOI substrate, which comprises the step of removing semiconductor layer portions corresponding to the alignment mark portions and/or the vernier portions. In further another aspect of the invention, there is provided a new DRAM semiconductor device formed by using SOI structure, which comprises a new pattern of a strage node formed longitudinally along a word line. Further, there is provided a new DRAM semiconductor device formed by using SOI structure, which comprises a unique strage node having a conductive side wall.
    Type: Grant
    Filed: April 26, 1995
    Date of Patent: February 20, 1996
    Assignee: Sony Corporation
    Inventors: Hiroshi Satoh, Yasunori Ohokubo, Takeshi Matsushita, Toshiyuki Nishihara, Makoto Hashimoto
  • Patent number: 5478782
    Abstract: A wafer bonding method for forming a SOI structure comprising the steps of bringing wafers into proximity in a state with one wafer a slight, substantially uniform clearance away from the other wafer and pressing one point of at least one wafer of the two wafers against the other wafer. In another aspect of the invention, there is provided a method of positioning for photolithography using an alignment mark portions and/or a vernier portions formed on a SOI substrate, which comprises the step of removing semiconductor layer portions corresponding to the alignment mark portions and/or the vernier portions. In further another aspect of the invention, there is provided a new DRAM semiconductor device formed by using SOI structure, which comprises a new pattern of a strage node formed longitudinally along a word line. Further, there is provided a new DRAM semiconductor device formed by using SOI structure, which comprises a unique strage node having a conductive side wall.
    Type: Grant
    Filed: May 20, 1993
    Date of Patent: December 26, 1995
    Assignee: Sony Corporation
    Inventors: Hiroshi Satoh, Yasunori Ohokubo, Takeshi Matsushita, Toshiyuki Nishihara, Makoto Hashimoto
  • Patent number: 5427973
    Abstract: A wafer bonding method for forming a SOI structure comprising the steps of bringing wafers into proximity in a state with one wafer a slight, substantially uniform clearance away from the other wafer and pressing one point of at least one wafer of the two wafers against the other wafer. In another aspect of the invention, there is provided a method of positioning for photolithography using an alignment mark portions and/or a vernier portions formed on a SOI substrate, which comprises the step of removing semiconductor layer portions corresponding to the alignment mark portions and/or the vernier portions. In further another aspect of the invention, there is provided a new DRAM semiconductor device formed by using SOI structure, which comprises a new pattern of a strage node formed longitudinally along a word line. Further, there is provided a new DRAM semiconductor device formed by using SOI structure, which comprises a unique storage node having a conductive side wall.
    Type: Grant
    Filed: April 21, 1994
    Date of Patent: June 27, 1995
    Assignee: Sony Corporation
    Inventors: Hiroshi Satoh, Yasunori Ohokubo, Takeshi Matsushita, Toshiyuki Nishihara, Makoto Hashimoto