Patents by Inventor Yee-Ming Ting

Yee-Ming Ting has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5541005
    Abstract: A large ceramic substrate article for electronic applications including at least one layer of sintered ceramic material, the layer including a plurality of greensheet segments of ceramic material joined edge to edge. Also disclosed is a method of fabricating a large ceramic greensheet article as well as a large ceramic substrate article.
    Type: Grant
    Filed: May 11, 1995
    Date of Patent: July 30, 1996
    Assignee: International Business Machines Corporation
    Inventors: Raschid J. Bezama, Jon A. Casey, Mario E. Ecker, Shaji Farooq, Irene S. Frantz, Katherine G. Frase, David H. Gabriels, Lester W. Herron, John U. Knickerbocker, Sarah H. Knickerbocker, Govindarajan Natarajan, John Thomson, Yee-Ming Ting, Sharon L. Tracy, Robert M. Troncillito, Vivek M. Sura, Donald R. Wall, Giai V. Yen
  • Patent number: 5439636
    Abstract: A large ceramic substrate article for electronic applications including at least one layer of sintered ceramic material, the layer including a plurality of greensheet segments of ceramic material joined edge to edge. Also disclosed is a method of fabricating a large ceramic greensheet article as well as a large ceramic substrate article.
    Type: Grant
    Filed: February 18, 1992
    Date of Patent: August 8, 1995
    Assignee: International Business Machines Corporation
    Inventors: Raschid J. Bezama, Jon A. Casey, Mario E. Ecker, Shaji Farooq, Irene S. Frantz, Katharine G. Frase, David H. Gabriels, Lester W. Herron, John U. Knickerbocker, Sara H. Knickerbocker, Govindarajan Natarajan, John Thomson, Yee-Ming Ting, Sharon L. Tracy, Robert M. Troncillito, Vivek M. Sura, Donald R. Wall, Giai V. Yen
  • Patent number: 5418796
    Abstract: A two-level multiple bit error correction scheme includes at the first level a memory chip with a memory error detection capability that produces a chip error signal (CES) when it detects errors in the bits leaving that chip and at the second level an off-chip ECC facility which interprets generated syndrome bits and chip error signals in order to determine which bits are bad. There are two types of codes distinguished by the absence or presence of parity bits. The use of parity bits allows for the detection of single bit errors in data read from the chip. Therefore, the CES is active only for detected multiple bit errors. Chips not using parity bits are less expensive, but the CES must be active for both single bit and multiple bit errors.
    Type: Grant
    Filed: March 26, 1991
    Date of Patent: May 23, 1995
    Assignee: International Business Machines Corporation
    Inventors: Donald W. Price, Yee-Ming Ting
  • Patent number: 5278800
    Abstract: A memory system and a unique memory chip is disclosed wherein multiple islands on a chip can be separately accessed by separate island controllers whereby concurrent use of the several islands or arrays on a chip can be achieved.
    Type: Grant
    Filed: October 31, 1991
    Date of Patent: January 11, 1994
    Assignee: International Business Machines Corporation
    Inventors: Warren W. Grunbok, Billy J. Knowles, William R. Milani, Douglas R. Moran, Dale E. Pontius, Donald W. Price, Robert Tamlyn, Yee-Ming Ting, De Tran, Henry Yeh
  • Patent number: 5265232
    Abstract: A coherence directory and its methods of operation are disclosed for private processor caches in a multiple processor system to control data coherence in the system. It provides cross-invalidate (XI) controls for the assignment of exclusive and public ownership to data units in the processor caches, including required cross-invalidation of data units among the processor caches to obtain data coherence in the system in an efficient manner. The coherence directory can be used in a multiple processor system with or without any shared second level (L2) cache, shared or private. When a shared L2 cache is used to improve system access time, the coherence directory can also be used as the second level directory for the shared L2 cache and eliminate the need for any additional L2 directory(s).
    Type: Grant
    Filed: April 3, 1991
    Date of Patent: November 23, 1993
    Assignee: International Business Machines Corporation
    Inventors: Patrick M. Gannon, Michael Ignatowski, Matthew A. Krygowski, Lishing Liu, Donald W. Price, William K. Rodiger, Gregory Salyer, Yee-Ming Ting, Michael P. Witt
  • Patent number: 4991084
    Abstract: An N.times.M matrix adapted to couple N inputs from N processor to M basic storage modules is disclosed. The system includes arbitrators and gating means for each output responsive to request signals for simultaneously coupling data from a plurality of processors to requested basic storage modules under arbitrator control.
    Type: Grant
    Filed: February 5, 1988
    Date of Patent: February 5, 1991
    Assignee: International Business Machines Corporation
    Inventors: William K. Rodiger, Jon E. Thorson, Yee-Ming Ting