Patents by Inventor YeongIm Park

YeongIm Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9190297
    Abstract: A semiconductor device has a substrate and first semiconductor die to the substrate. A plurality of vertically-oriented discrete electrical devices, such as a capacitor, inductor, resistor, diode, or transistor, is mounted over the substrate in proximity to the first semiconductor die. A first terminal of the discrete electrical devices is connected to the substrate. A plurality of bumps is formed over the substrate adjacent to the discrete electrical devices. An encapsulant is deposited over and between the first semiconductor die and substrate. A portion of the bumps and a second terminal of the discrete electrical devices is exposed from the encapsulant. An interconnect structure is formed over a surface of the substrate opposite the first semiconductor die. The semiconductor devices are stackable and electrically connected through the substrate, discrete electrical devices, and bumps. A heat spreader or second semiconductor die can be disposed between the stacked semiconductor devices.
    Type: Grant
    Filed: August 11, 2011
    Date of Patent: November 17, 2015
    Assignee: STATS ChipPAC, Ltd.
    Inventors: DaeSik Choi, YeongIm Park, HyungMin Lee
  • Patent number: 9153476
    Abstract: A prefabricated multi-die leadframe having a plurality of contact pads is mounted over a temporary carrier. A first semiconductor die is mounted over the carrier between the contact pads of the leadframe. A second semiconductor die is mounted over the contact pads of the leadframe and over the first die. An encapsulant is deposited over the leadframe and first and second die. The carrier is removed. A first interconnect structure is formed over the leadframe and the first die and a first surface of the encapsulant. A channel is cut through the encapsulant and leadframe to separate the contact pads. A plurality of conductive vias can be formed through the encapsulant. A second interconnect structure is formed over a second surface of the encapsulant opposite the first surface of the encapsulant. The second interconnect structure is electrically connected to the conductive vias.
    Type: Grant
    Filed: November 30, 2012
    Date of Patent: October 6, 2015
    Assignee: STATS ChipPAC, Ltd.
    Inventors: HeeJo Chi, YeongIm Park, HyungMin Lee
  • Patent number: 8723309
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a bottom integrated circuit having bottom through silicon vias with a bottom via pitch; mounting outer interconnects over the bottom integrated circuit; and mounting a top integrated circuit between the outer interconnects, the top integrated circuit having top through silicon vias with a top via pitch less than the bottom via pitch.
    Type: Grant
    Filed: June 14, 2012
    Date of Patent: May 13, 2014
    Assignee: STATS ChipPAC Ltd.
    Inventors: HanGil Shin, YeongIm Park, HeeJo Chi
  • Patent number: 8710668
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a substrate; molding a first encapsulation above the substrate; forming a via through the first encapsulation; mounting an integrated circuit above the substrate and between sides of the first encapsulation; and forming a second encapsulation covering the integrated circuit and the first encapsulation.
    Type: Grant
    Filed: June 17, 2011
    Date of Patent: April 29, 2014
    Assignee: Stats ChipPac Ltd.
    Inventors: HyungMin Lee, HeeJo Chi, YeongIm Park
  • Publication number: 20130334697
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a bottom integrated circuit having bottom through silicon vias with a bottom via pitch; mounting outer interconnects over the bottom integrated circuit; and mounting a top integrated circuit between the outer interconnects, the top integrated circuit having top through silicon vias with a top via pitch less than the bottom via pitch.
    Type: Application
    Filed: June 14, 2012
    Publication date: December 19, 2013
    Inventors: HanGil Shin, YeongIm Park, HeeJo Chi
  • Patent number: 8587129
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a base having a through-conductor and having an insulator protecting the base and the through-conductor; mounting a chip over the base and connected to the base with a first interconnect; forming a second interconnect above the base and horizontally beside the chip; and encapsulating the chip, the first interconnect, and the second interconnect with an encapsulation.
    Type: Grant
    Filed: July 31, 2009
    Date of Patent: November 19, 2013
    Assignee: STATS ChipPAC Ltd.
    Inventors: HeeJo Chi, NamJu Cho, YeongIm Park
  • Patent number: 8426955
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a stack board; connecting a device over the stack board; forming a stack encapsulant having a cavity and a pedestal over the device and having a shaped perimeter side from a pedestal surface of the pedestal to the stack board; and attaching a stack adhesive to a base package and the pedestal, the cavity and the shaped perimeter side providing a space for connections to the stack board.
    Type: Grant
    Filed: June 12, 2009
    Date of Patent: April 23, 2013
    Assignee: STATS Chippac Ltd.
    Inventors: HeeJo Chi, YeongIm Park, HyungMin Lee
  • Publication number: 20130075923
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a substrate having a substrate first side and a substrate second side opposite the substrate first side; attaching a base integrated circuit to the substrate first side; attaching a mountable integrated circuit to the substrate second side; attaching a via base to the substrate second side adjacent the mountable integrated circuit; forming a device encapsulation surrounding the via base and the mountable integrated circuit; and forming a via extension through the device encapsulation and attached to the via base, the via extension exposed from the device encapsulation.
    Type: Application
    Filed: September 23, 2011
    Publication date: March 28, 2013
    Inventors: YeongIm Park, HeeJo Chi, HyungMin Lee
  • Publication number: 20130037936
    Abstract: A semiconductor device has a substrate and first semiconductor die to the substrate. A plurality of vertically-oriented discrete electrical devices, such as a capacitor, inductor, resistor, diode, or transistor, is mounted over the substrate in proximity to the first semiconductor die. A first terminal of the discrete electrical devices is connected to the substrate. A plurality of bumps is formed over the substrate adjacent to the discrete electrical devices. An encapsulant is deposited over and between the first semiconductor die and substrate. A portion of the bumps and a second terminal of the discrete electrical devices is exposed from the encapsulant. An interconnect structure is formed over a surface of the substrate opposite the first semiconductor die. The semiconductor devices are stackable and electrically connected through the substrate, discrete electrical devices, and bumps. A heat spreader or second semiconductor die can be disposed between the stacked semiconductor devices.
    Type: Application
    Filed: August 11, 2011
    Publication date: February 14, 2013
    Applicant: STATS CHIPPAC, LTD.
    Inventors: DaeSik Choi, YeongIm Park, HyungMin Lee
  • Patent number: 8357564
    Abstract: A prefabricated multi-die leadframe having a plurality of contact pads is mounted over a temporary carrier. A first semiconductor die is mounted over the carrier between the contact pads of the leadframe. A second semiconductor die is mounted over the contact pads of the leadframe and over the first die. An encapsulant is deposited over the leadframe and first and second die. The carrier is removed. A first interconnect structure is formed over the leadframe and the first die and a first surface of the encapsulant. A channel is cut through the encapsulant and leadframe to separate the contact pads. A plurality of conductive vias can be formed through the encapsulant. A second interconnect structure is formed over a second surface of the encapsulant opposite the first surface of the encapsulant. The second interconnect structure is electrically connected to the conductive vias.
    Type: Grant
    Filed: May 17, 2010
    Date of Patent: January 22, 2013
    Assignee: STATS ChipPAC, Ltd.
    Inventors: HeeJo Chi, YeongIm Park, HyungMin Lee
  • Publication number: 20120326324
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a base substrate; mounting an organic chip assembly on the base substrate, the organic chip assembly includes providing an assembly integrated circuit embedded in an organic cover, the organic cover having a through via, and the organic chip assembly having a vertical assembly side; forming a molded underfill encapsulating the vertical assembly side, and between the organic chip assembly and the base substrate; and removing a portion of the organic chip assembly and the molded underfill for forming a planarized assembly surface.
    Type: Application
    Filed: June 22, 2011
    Publication date: December 27, 2012
    Inventors: HyungMin Lee, HeeJo Chi, YeongIm Park
  • Publication number: 20120319294
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a substrate; molding a first encapsulation above the substrate; forming a via through the first encapsulation; mounting an integrated circuit above the substrate and between sides of the first encapsulation; and forming a second encapsulation covering the integrated circuit and the first encapsulation.
    Type: Application
    Filed: June 17, 2011
    Publication date: December 20, 2012
    Inventors: HyungMin Lee, HeeJo Chi, YeongIm Park
  • Publication number: 20120292745
    Abstract: A semiconductor device has a substrate and plurality of first semiconductor die having conductive vias formed through the first semiconductor die mounted with an active surface oriented toward the substrate. An interconnect structure, such as bumps or conductive pillars, is formed over the substrate between the first semiconductor die. A second semiconductor die is mounted to the first semiconductor die. The second semiconductor die is electrically connected through the interconnect structure to the substrate and through the conductive vias to the first semiconductor die. An underfill material is deposited between the first semiconductor die and substrate. Discrete electronic components can be mounted to the substrate. A heat spreader or shielding layer is mounted over the first and second semiconductor die and substrate. Alternatively, an encapsulant is formed over the die and substrate and conductive vias or bumps are formed in the encapsulant electrically connected to the first die.
    Type: Application
    Filed: May 20, 2011
    Publication date: November 22, 2012
    Applicant: STATS CHIPPAC, LTD.
    Inventors: YeongIm Park, HeeJo Chi, HyungMin Lee
  • Publication number: 20110278707
    Abstract: A prefabricated multi-die leadframe having a plurality of contact pads is mounted over a temporary carrier. A first semiconductor die is mounted over the carrier between the contact pads of the leadframe. A second semiconductor die is mounted over the contact pads of the leadframe and over the first die. An encapsulant is deposited over the leadframe and first and second die. The carrier is removed. A first interconnect structure is formed over the leadframe and the first die and a first surface of the encapsulant. A channel is cut through the encapsulant and leadframe to separate the contact pads. A plurality of conductive vias can be formed through the encapsulant. A second interconnect structure is formed over a second surface of the encapsulant opposite the first surface of the encapsulant. The second interconnect structure is electrically connected to the conductive vias.
    Type: Application
    Filed: May 17, 2010
    Publication date: November 17, 2011
    Applicant: STATS CHIPPAC, LTD.
    Inventors: HeeJo Chi, YeongIm Park, HyungMin Lee
  • Publication number: 20110024887
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a base having a through-conductor spanning the height of the base, and having an insulator protecting the base and the through-conductor; mounting a chip over the base and connected to the base with a first interconnect; forming a second interconnect above the base and horizontally beside the chip; and encapsulating the chip, the first interconnect, and the second interconnect with an encapsulation.
    Type: Application
    Filed: July 31, 2009
    Publication date: February 3, 2011
    Inventors: HeeJo Chi, NamJu Cho, YeongIm Park
  • Publication number: 20100314738
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a stack board; connecting a device over the stack board; forming a stack encapsulant having a cavity and a pedestal over the device and having a shaped perimeter side from a pedestal surface of the pedestal to the stack board; and attaching a stack adhesive to a base package and the pedestal, the cavity and the shaped perimeter side providing a space for connections to the stack board.
    Type: Application
    Filed: June 12, 2009
    Publication date: December 16, 2010
    Inventors: HeeJo Chi, YeongIm Park, HyungMin Lee
  • Publication number: 20100244222
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a substrate having a substrate-interconnect; mounting an internal-interconnect to the substrate-interconnect; mounting a structure having an integral-interposer-structure over the substrate with the integral-interposer-structure connected to the internal-interconnect; mounting an integrated circuit to the substrate and under the integral-interposer-structure; and encapsulating the internal-interconnect and the integrated circuit with an encapsulation.
    Type: Application
    Filed: March 25, 2009
    Publication date: September 30, 2010
    Inventors: HeeJo Chi, Jae Han Chung, Junwoo Myung, YeongIm Park, HyungMin Lee