Patents by Inventor Yi Sheng Anthony Sun

Yi Sheng Anthony Sun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7851899
    Abstract: A BGA package is disclosed including a base IC structure having a base substrate, with an opening running length-wise there through. A first semiconductor chip is mounted face-down on the base substrate so the bond pads thereof are accessible through the opening. The package also includes a secondary IC structure including a secondary substrate, having an opening running there through, and a second semiconductor chip. The second chip is mounted face-down on the secondary substrate so that the bond pads thereof are accessible through the opening in the secondary substrate. An encapsulant fills the opening in the secondary substrate and forms a substantially planar surface over the underside of the secondary substrate. The substantially planar surface is mounted to the first chip of the base IC structure through an adhesive. Wires connect a conductive portion of the secondary IC structure to a conductive portion of the base IC structure.
    Type: Grant
    Filed: April 2, 2004
    Date of Patent: December 14, 2010
    Assignees: UTAC - United Test and Assembly Test Center Ltd., Infineon Technologies
    Inventors: Fung Leng Chen, Seong Kwang Brandon Kim, Wee Lim Cha, Yi-Sheng Anthony Sun, Wolfgang Hetzel, Jochen Thomas
  • Publication number: 20100261313
    Abstract: A method of forming a device stack is presented. The method includes providing a temporary substrate having a temporary mounting surface. A first chip is temporarily mounted to the temporary mounting surface. A first bottom surface of the first chip is temporarily mounted to the temporary mounting surface and a first top surface of the first chip comprises first interconnects. A second chip is stacked on the first chip. The second chip includes second conductive contacts on the second bottom surface. The method also includes bonding the first and second chips together to form the device stack. The second conductive contacts are coupled to the first interconnects. The first bottom surface of the first chip is separated from the substrate to separate the chip stack from the substrate.
    Type: Application
    Filed: April 13, 2010
    Publication date: October 14, 2010
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Chin Hock TOH, Keng Yuen AU, Reynaldo Vincent Hernandez STA AGUEDA, Bee Liang Catherine NG, Librado Amurao GATBONTON, Xue Ren ZHANG, Yi-Sheng Anthony SUN
  • Publication number: 20100109142
    Abstract: An interposer is presented. The interposer includes an interposer base having first and second surfaces. A redistribution layer is disposed on a first surface of the interposer base. The interposer has at least one interposer pad coupled to the redistribution layer. It also includes at least one interposer contact on the second surface. The interposer contact is electrically coupled to the interposer pad via the redistribution layer. The interposer also includes at least one interposer via through the interposer base for coupling the interposer contact to the redistribution layer. The interposer via includes reflowed conductive material of the interposer contact.
    Type: Application
    Filed: October 23, 2009
    Publication date: May 6, 2010
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Chin Hock Toh, Yao Huang Huang, Ravi Kanth Kolan, Wei Liang Yuan, Susanto Tanary, Yi Sheng Anthony Sun
  • Publication number: 20100013081
    Abstract: A structural member for use in semiconductor packaging is disclosed. The structural member includes a plurality of packaging regions to facilitate packaging dies in, for example, a wafer format. A packaging region has a die attach region surrounded by a peripheral region. A die is attached to the die attach region. In one aspect, the die attach region has opening through the surfaces of the structural member for accommodating a die. Through-vias disposed are in the peripheral regions. The structural member reduces warpage that can occur during curing of the mold compound used in encapsulating the dies. In another aspect, the die attach region does not have an opening. In such cases, the structural member serves as an interposer between the die and a substrate.
    Type: Application
    Filed: July 20, 2009
    Publication date: January 21, 2010
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Chin Hock TOH, Yi Sheng Anthony SUN, Xue Ren ZHANG, Ravi Kanth KOLAN
  • Publication number: 20090236726
    Abstract: A semiconductor package that includes a substrate having first and second major surfaces is presented. The package includes a plurality of landing pads and a semiconductor die disposed on the first major surface. A molded cap is disposed on the first surface to encapsulate the die and substrate. The landing pads are covered when the cap is molded. Package interconnects are coupled to the landing pads. The package interconnects are exposed by the cap to facilitate package stacking.
    Type: Application
    Filed: December 12, 2008
    Publication date: September 24, 2009
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Danny RETUTA, Hien Boon TAN, Yi Sheng Anthony SUN, Librado Amurao GATBONTON, Antonio DIMAANO, JR.
  • Publication number: 20090072391
    Abstract: A chip scale integrated circuit package includes an integrated circuit chip which has a first face and a second face. A plurality of pillar bumps are formed on the first face of the integrated circuit chip. An encapsulant material encapsulates the sides and the first face of the integrated circuit chip, and the pillar bumps. Upper ends of the pillar bumps remain free form encapsulant material and a substantially planar surface is formed by an upper surface of the encapsulant material and the upper ends of the pillar bumps. A plurality of solder balls are mounted on the substantially planar surface in locations corresponding to the upper ends of the pillar bumps.
    Type: Application
    Filed: May 5, 2005
    Publication date: March 19, 2009
    Inventors: Ravi Kanth Kolan, Hien Boon Tan, Yi Sheng Anthony Sun, Beng Kuan Lim, Krishnamoorthi Sivalingam
  • Publication number: 20080303163
    Abstract: A method for preparing a die for packaging is disclosed. A die having first and second major surfaces is provided. Vias and a mask layer are formed on the first major surface of the die. The mask includes mask openings that expose the vias. The mask openings are filled with a conductive material. The method includes reflowing to at least partially fill the vias and contact openings to form via contacts in the vias and surface contacts in the mask openings.
    Type: Application
    Filed: June 5, 2008
    Publication date: December 11, 2008
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Hao LIU, Yi Sheng Anthony SUN, Ravi Kanth KOLAN, Chin Hock TOH
  • Patent number: 7339278
    Abstract: A package for an IC includes a carrier with a cavity formed on one of the major surfaces. Bumps of a semiconductor die are mated to contact pads located on the bottom of the cavity. The die is attached to the major surface of the carrier. The major surface creates a support which securely holds the chip in place with adhesive for assembly.
    Type: Grant
    Filed: September 28, 2006
    Date of Patent: March 4, 2008
    Assignee: United Test and Assembly Center Ltd.
    Inventors: Henry Iksan, Seong Kwang Brandon Kim, Susanto Tanary, Hien Boon Tan, Yi Sheng Anthony Sun
  • Publication number: 20070069371
    Abstract: A package for an IC includes a carrier with a cavity formed on one of the major surfaces. Bumps of a semiconductor die are mated to contact pads located on the bottom of the cavity. The die is attached to the major surface of the carrier. The major surface creates a support which securely holds the chip in place with adhesive for assembly.
    Type: Application
    Filed: September 28, 2006
    Publication date: March 29, 2007
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Henry IKSAN, Seong Kwang Brandon KIM, Susanto TANARY, Hien Boon TAN, Yi Sheng Anthony SUN