Patents by Inventor Yin-Chao Hwang

Yin-Chao Hwang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5032783
    Abstract: A test circuit for a logic device having ports. The test circuit includes a serial scan path for serially transferring externally generated test vectors from a serial test input to a serial test output. A storing circuit stores a data bit and has a node at which the data bit is stored. A first interface circuit interfaces the node with a first one of the ports for synchronous transfer of data from the logic device to the node. A second interface circuit interfaces the node with the serial scan path to tranbsfer data from the serial scan path to the node. A coupling circuit connects the storing circuit to a second of the ports to transfer a logic level responsive to the data bit to the logic device during test. Also the coupling circuit temporarily couples the data bit from the node to the serial scan path also during test.
    Type: Grant
    Filed: July 10, 1989
    Date of Patent: July 16, 1991
    Assignee: Texas Instruments Incorporated
    Inventors: Yin-Chao Hwang, Theo J. Powell
  • Patent number: 4710933
    Abstract: A testable logic circuit includes parallel registers (72)-(80) for interfacing with a common internal bus (70). The parallel registers (72)-(80) are individually addressable by an address decoder (104) for storage of test vectors therein. These test vectors are then applied to associated logic circuits. Individual shift register latches (92)-(102) are provided at imbedded locations therein. The shift register latches are interfaced with a serial data link to allow serial loading of data therein. The parallel latches function in both the test mode to store test vectors for application to the associated logic and also in the operational mode for storage of logic data. Use of parallel registers increases the speed at which data is scanned into the device.
    Type: Grant
    Filed: October 23, 1985
    Date of Patent: December 1, 1987
    Assignee: Texas Instruments Incorporated
    Inventors: Theo J. Powell, Jeffrey D. Bellay, Martin D. Daniels, Yin-Chao Hwang
  • Patent number: 4701921
    Abstract: A modularized scanned logic test system includes modularized logic circuits (26) having control/observation locations therein. Each of the control/observation locations has a shift register latch (SRL) disposed thereat. A common scan data in line (28) provides data to a serial input to each of the modules (26). The serial output of each of the modules (26) is interfaced with a scan data out line (30). An address on a bus (16) is provided to a decoder (52) to select one of the modules (26). An isolation gate (48) allows for input of data to only the select one of the modules (26) and an isolation gate (50) allows output of data only from the select one of the modules (26) to the scan data out line (30).
    Type: Grant
    Filed: October 23, 1985
    Date of Patent: October 20, 1987
    Assignee: Texas Instruments Incorporated
    Inventors: Theo J. Powell, Yin-Chao Hwang
  • Patent number: 4698588
    Abstract: A transparent shift register latch (170) includes a normal operating gate (182) and a test gate (184) for selectively connecting data to a node (180). The node (180) is input to an isolation gate (186) through an inverter (188) for connection to an output node (190). A peripheral port (172) is interfaced with the output node (190) through an isolation gate (192). The gates (186) and (192) are operable in a test mode to interface data stored on the node (180) with the output of the latch (170) and inhibit input of data from the port (172). In the normal operating mode, the isolation gate (192) is closed and the isolation gate (186) is opened. The transparent shift register latch (170) allows testing of interface lines between adjacent logic modules.
    Type: Grant
    Filed: October 23, 1985
    Date of Patent: October 6, 1987
    Assignee: Texas Instruments Incorporated
    Inventors: Yin-Chao Hwang, Theo J. Powell